| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445 | /* * * arch/arm/mach-u300/core.c * * * Copyright (C) 2007-2012 ST-Ericsson SA * License terms: GNU General Public License (GPL) version 2 * Core platform support, IRQ handling and device definitions. * Author: Linus Walleij <linus.walleij@stericsson.com> */#include <linux/kernel.h>#include <linux/init.h>#include <linux/spinlock.h>#include <linux/interrupt.h>#include <linux/bitops.h>#include <linux/device.h>#include <linux/mm.h>#include <linux/termios.h>#include <linux/dmaengine.h>#include <linux/amba/bus.h>#include <linux/amba/mmci.h>#include <linux/amba/serial.h>#include <linux/platform_device.h>#include <linux/gpio.h>#include <linux/clk.h>#include <linux/err.h>#include <linux/mtd/nand.h>#include <linux/mtd/fsmc.h>#include <linux/pinctrl/machine.h>#include <linux/pinctrl/pinconf-generic.h>#include <linux/dma-mapping.h>#include <linux/platform_data/clk-u300.h>#include <linux/platform_data/pinctrl-coh901.h>#include <asm/types.h>#include <asm/setup.h>#include <asm/memory.h>#include <asm/hardware/vic.h>#include <asm/mach/map.h>#include <asm/mach-types.h>#include <asm/mach/arch.h>#include <mach/coh901318.h>#include <mach/hardware.h>#include <mach/syscon.h>#include <mach/irqs.h>#include "timer.h"#include "spi.h"#include "i2c.h"#include "u300-gpio.h"#include "dma_channels.h"/* * Static I/O mappings that are needed for booting the U300 platforms. The * only things we need are the areas where we find the timer, syscon and * intcon, since the remaining device drivers will map their own memory * physical to virtual as the need arise. */static struct map_desc u300_io_desc[] __initdata = {	{		.virtual	= U300_SLOW_PER_VIRT_BASE,		.pfn		= __phys_to_pfn(U300_SLOW_PER_PHYS_BASE),		.length		= SZ_64K,		.type		= MT_DEVICE,	},	{		.virtual	= U300_AHB_PER_VIRT_BASE,		.pfn		= __phys_to_pfn(U300_AHB_PER_PHYS_BASE),		.length		= SZ_32K,		.type		= MT_DEVICE,	},	{		.virtual	= U300_FAST_PER_VIRT_BASE,		.pfn		= __phys_to_pfn(U300_FAST_PER_PHYS_BASE),		.length		= SZ_32K,		.type		= MT_DEVICE,	},};static void __init u300_map_io(void){	iotable_init(u300_io_desc, ARRAY_SIZE(u300_io_desc));}/* * Declaration of devices found on the U300 board and * their respective memory locations. */static struct amba_pl011_data uart0_plat_data = {#ifdef CONFIG_COH901318	.dma_filter = coh901318_filter_id,	.dma_rx_param = (void *) U300_DMA_UART0_RX,	.dma_tx_param = (void *) U300_DMA_UART0_TX,#endif};/* Slow device at 0x3000 offset */static AMBA_APB_DEVICE(uart0, "uart0", 0, U300_UART0_BASE,	{ IRQ_U300_UART0 }, &uart0_plat_data);/* The U335 have an additional UART1 on the APP CPU */static struct amba_pl011_data uart1_plat_data = {#ifdef CONFIG_COH901318	.dma_filter = coh901318_filter_id,	.dma_rx_param = (void *) U300_DMA_UART1_RX,	.dma_tx_param = (void *) U300_DMA_UART1_TX,#endif};/* Fast device at 0x7000 offset */static AMBA_APB_DEVICE(uart1, "uart1", 0, U300_UART1_BASE,	{ IRQ_U300_UART1 }, &uart1_plat_data);/* AHB device at 0x4000 offset */static AMBA_APB_DEVICE(pl172, "pl172", 0, U300_EMIF_CFG_BASE, { }, NULL);/* Fast device at 0x6000 offset */static AMBA_APB_DEVICE(pl022, "pl022", 0, U300_SPI_BASE,	{ IRQ_U300_SPI }, NULL);/* Fast device at 0x1000 offset */#define U300_MMCSD_IRQS	{ IRQ_U300_MMCSD_MCIINTR0, IRQ_U300_MMCSD_MCIINTR1 }static struct mmci_platform_data mmcsd_platform_data = {	/*	 * Do not set ocr_mask or voltage translation function,	 * we have a regulator we can control instead.	 */	.f_max = 24000000,	.gpio_wp = -1,	.gpio_cd = U300_GPIO_PIN_MMC_CD,	.cd_invert = true,	.capabilities = MMC_CAP_MMC_HIGHSPEED |	MMC_CAP_SD_HIGHSPEED | MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA,#ifdef CONFIG_COH901318	.dma_filter = coh901318_filter_id,	.dma_rx_param = (void *) U300_DMA_MMCSD_RX_TX,	/* Don't specify a TX channel, this RX channel is bidirectional */#endif};static AMBA_APB_DEVICE(mmcsd, "mmci", 0, U300_MMCSD_BASE,	U300_MMCSD_IRQS, &mmcsd_platform_data);/* * The order of device declaration may be important, since some devices * have dependencies on other devices being initialized first. */static struct amba_device *amba_devs[] __initdata = {	&uart0_device,	&uart1_device,	&pl022_device,	&pl172_device,	&mmcsd_device,};/* Here follows a list of all hw resources that the platform devices * allocate. Note, clock dependencies are not included */static struct resource gpio_resources[] = {	{		.start = U300_GPIO_BASE,		.end   = (U300_GPIO_BASE + SZ_4K - 1),		.flags = IORESOURCE_MEM,	},	{		.name  = "gpio0",		.start = IRQ_U300_GPIO_PORT0,		.end   = IRQ_U300_GPIO_PORT0,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio1",		.start = IRQ_U300_GPIO_PORT1,		.end   = IRQ_U300_GPIO_PORT1,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio2",		.start = IRQ_U300_GPIO_PORT2,		.end   = IRQ_U300_GPIO_PORT2,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio3",		.start = IRQ_U300_GPIO_PORT3,		.end   = IRQ_U300_GPIO_PORT3,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio4",		.start = IRQ_U300_GPIO_PORT4,		.end   = IRQ_U300_GPIO_PORT4,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio5",		.start = IRQ_U300_GPIO_PORT5,		.end   = IRQ_U300_GPIO_PORT5,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio6",		.start = IRQ_U300_GPIO_PORT6,		.end   = IRQ_U300_GPIO_PORT6,		.flags = IORESOURCE_IRQ,	},};static struct resource keypad_resources[] = {	{		.start = U300_KEYPAD_BASE,		.end   = U300_KEYPAD_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "coh901461-press",		.start = IRQ_U300_KEYPAD_KEYBF,		.end   = IRQ_U300_KEYPAD_KEYBF,		.flags = IORESOURCE_IRQ,	},	{		.name  = "coh901461-release",		.start = IRQ_U300_KEYPAD_KEYBR,		.end   = IRQ_U300_KEYPAD_KEYBR,		.flags = IORESOURCE_IRQ,	},};static struct resource rtc_resources[] = {	{		.start = U300_RTC_BASE,		.end   = U300_RTC_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_RTC,		.end   = IRQ_U300_RTC,		.flags = IORESOURCE_IRQ,	},};/* * Fsmc does have IRQs: #43 and #44 (NFIF and NFIF2) * but these are not yet used by the driver. */static struct resource fsmc_resources[] = {	{		.name  = "nand_addr",		.start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE,		.end   = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE + SZ_16K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "nand_cmd",		.start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE,		.end   = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE + SZ_16K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "nand_data",		.start = U300_NAND_CS0_PHYS_BASE,		.end   = U300_NAND_CS0_PHYS_BASE + SZ_16K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "fsmc_regs",		.start = U300_NAND_IF_PHYS_BASE,		.end   = U300_NAND_IF_PHYS_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},};static struct resource i2c0_resources[] = {	{		.start = U300_I2C0_BASE,		.end   = U300_I2C0_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_I2C0,		.end   = IRQ_U300_I2C0,		.flags = IORESOURCE_IRQ,	},};static struct resource i2c1_resources[] = {	{		.start = U300_I2C1_BASE,		.end   = U300_I2C1_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_I2C1,		.end   = IRQ_U300_I2C1,		.flags = IORESOURCE_IRQ,	},};static struct resource wdog_resources[] = {	{		.start = U300_WDOG_BASE,		.end   = U300_WDOG_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_WDOG,		.end   = IRQ_U300_WDOG,		.flags = IORESOURCE_IRQ,	}};static struct resource dma_resource[] = {	{		.start = U300_DMAC_BASE,		.end = U300_DMAC_BASE + PAGE_SIZE - 1,		.flags =  IORESOURCE_MEM,	},	{		.start = IRQ_U300_DMA,		.end = IRQ_U300_DMA,		.flags =  IORESOURCE_IRQ,	}};/* points out all dma slave channels. * Syntax is [A1, B1, A2, B2, .... ,-1,-1] * Select all channels from A to B, end of list is marked with -1,-1 */static int dma_slave_channels[] = {	U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,	U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};/* points out all dma memcpy channels. */static int dma_memcpy_channels[] = {	U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};/** register dma for memory access * * active  1 means dma intends to access memory *         0 means dma wont access memory */static void coh901318_access_memory_state(struct device *dev, bool active){}#define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \			COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \			COH901318_CX_CFG_LCR_DISABLE | \			COH901318_CX_CFG_TC_IRQ_ENABLE | \			COH901318_CX_CFG_BE_IRQ_ENABLE)#define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \			COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \			COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_MASTER_MODE_M1RW | \			COH901318_CX_CTRL_TCP_DISABLE | \			COH901318_CX_CTRL_TC_IRQ_DISABLE | \			COH901318_CX_CTRL_HSP_DISABLE | \			COH901318_CX_CTRL_HSS_DISABLE | \			COH901318_CX_CTRL_DDMA_LEGACY | \			COH901318_CX_CTRL_PRDD_SOURCE)#define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \			COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \			COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_MASTER_MODE_M1RW | \			COH901318_CX_CTRL_TCP_DISABLE | \			COH901318_CX_CTRL_TC_IRQ_DISABLE | \			COH901318_CX_CTRL_HSP_DISABLE | \			COH901318_CX_CTRL_HSS_DISABLE | \			COH901318_CX_CTRL_DDMA_LEGACY | \			COH901318_CX_CTRL_PRDD_SOURCE)#define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \			COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \			COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_MASTER_MODE_M1RW | \			COH901318_CX_CTRL_TCP_DISABLE | \			COH901318_CX_CTRL_TC_IRQ_ENABLE | \			COH901318_CX_CTRL_HSP_DISABLE | \			COH901318_CX_CTRL_HSS_DISABLE | \			COH901318_CX_CTRL_DDMA_LEGACY | \			COH901318_CX_CTRL_PRDD_SOURCE)const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {	{		.number = U300_DMA_MSL_TX_0,		.name = "MSL TX 0",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x20,	},	{		.number = U300_DMA_MSL_TX_1,		.name = "MSL TX 1",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_MSL_TX_2,		.name = "MSL TX 2",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.desc_nbr_max = 10,	},	{		.number = U300_DMA_MSL_TX_3,		.name = "MSL TX 3",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_MSL_TX_4,		.name = "MSL TX 4",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_MSL_TX_5,		.name = "MSL TX 5",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,	},	{		.number = U300_DMA_MSL_TX_6,		.name = "MSL TX 6",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,	},	{		.number = U300_DMA_MSL_RX_0,		.name = "MSL RX 0",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,	},	{		.number = U300_DMA_MSL_RX_1,		.name = "MSL RX 1",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_2,		.name = "MSL RX 2",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_3,		.name = "MSL RX 3",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_4,		.name = "MSL RX 4",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_5,		.name = "MSL RX 5",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_6,		.name = "MSL RX 6",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x220,	},	/*	 * Don't set up device address, burst count or size of src	 * or dst bus for this peripheral - handled by PrimeCell	 * DMA extension.	 */	{		.number = U300_DMA_MMCSD_RX_TX,		.name = "MMCSD RX TX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_MSPRO_TX,		.name = "MSPRO TX",		.priority_high = 0,	},	{		.number = U300_DMA_MSPRO_RX,		.name = "MSPRO RX",		.priority_high = 0,	},	/*	 * Don't set up device address, burst count or size of src	 * or dst bus for this peripheral - handled by PrimeCell	 * DMA extension.	 */	{		.number = U300_DMA_UART0_TX,		.name = "UART0 TX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_UART0_RX,		.name = "UART0 RX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_APEX_TX,		.name = "APEX TX",		.priority_high = 0,	},	{		.number = U300_DMA_APEX_RX,		.name = "APEX RX",		.priority_high = 0,	},	{		.number = U300_DMA_PCM_I2S0_TX,		.name = "PCM I2S0 TX",		.priority_high = 1,		.dev_addr = U300_PCM_I2S0_BASE + 0x14,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_PCM_I2S0_RX,		.name = "PCM I2S0 RX",		.priority_high = 1,		.dev_addr = U300_PCM_I2S0_BASE + 0x10,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_PCM_I2S1_TX,		.name = "PCM I2S1 TX",		.priority_high = 1,		.dev_addr =  U300_PCM_I2S1_BASE + 0x14,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_PCM_I2S1_RX,		.name = "PCM I2S1 RX",		.priority_high = 1,		.dev_addr = U300_PCM_I2S1_BASE + 0x10,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_XGAM_CDI,		.name = "XGAM CDI",		.priority_high = 0,	},	{		.number = U300_DMA_XGAM_PDI,		.name = "XGAM PDI",		.priority_high = 0,	},	/*	 * Don't set up device address, burst count or size of src	 * or dst bus for this peripheral - handled by PrimeCell	 * DMA extension.	 */	{		.number = U300_DMA_SPI_TX,		.name = "SPI TX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_SPI_RX,		.name = "SPI RX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_GENERAL_PURPOSE_0,		.name = "GENERAL 00",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_1,		.name = "GENERAL 01",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_2,		.name = "GENERAL 02",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_3,		.name = "GENERAL 03",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_4,		.name = "GENERAL 04",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_5,		.name = "GENERAL 05",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_6,		.name = "GENERAL 06",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_7,		.name = "GENERAL 07",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_8,		.name = "GENERAL 08",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_UART1_TX,		.name = "UART1 TX",		.priority_high = 0,	},	{		.number = U300_DMA_UART1_RX,		.name = "UART1 RX",		.priority_high = 0,	}};static struct coh901318_platform coh901318_platform = {	.chans_slave = dma_slave_channels,	.chans_memcpy = dma_memcpy_channels,	.access_memory_state = coh901318_access_memory_state,	.chan_conf = chan_config,	.max_channels = U300_DMA_CHANNELS,};static struct resource pinctrl_resources[] = {	{		.start = U300_SYSCON_BASE,		.end   = U300_SYSCON_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},};static struct platform_device wdog_device = {	.name = "coh901327_wdog",	.id = -1,	.num_resources = ARRAY_SIZE(wdog_resources),	.resource = wdog_resources,};static struct platform_device i2c0_device = {	.name = "stu300",	.id = 0,	.num_resources = ARRAY_SIZE(i2c0_resources),	.resource = i2c0_resources,};static struct platform_device i2c1_device = {	.name = "stu300",	.id = 1,	.num_resources = ARRAY_SIZE(i2c1_resources),	.resource = i2c1_resources,};static struct platform_device pinctrl_device = {	.name = "pinctrl-u300",	.id = -1,
 |