| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341 | 
							- /*
 
-  * Copyright 2007-2010 Analog Devices Inc.
 
-  *
 
-  * Licensed under the GPL-2 or later.
 
-  */
 
- #ifndef _CDEF_BF54X_H
 
- #define _CDEF_BF54X_H
 
- /* ************************************************************** */
 
- /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF54x    */
 
- /* ************************************************************** */
 
- /* PLL Registers */
 
- #define bfin_read_PLL_CTL()		bfin_read16(PLL_CTL)
 
- #define bfin_read_PLL_DIV()		bfin_read16(PLL_DIV)
 
- #define bfin_write_PLL_DIV(val)		bfin_write16(PLL_DIV, val)
 
- #define bfin_read_VR_CTL()		bfin_read16(VR_CTL)
 
- #define bfin_read_PLL_STAT()		bfin_read16(PLL_STAT)
 
- #define bfin_write_PLL_STAT(val)	bfin_write16(PLL_STAT, val)
 
- #define bfin_read_PLL_LOCKCNT()		bfin_read16(PLL_LOCKCNT)
 
- #define bfin_write_PLL_LOCKCNT(val)	bfin_write16(PLL_LOCKCNT, val)
 
- /* Debug/MP/Emulation Registers (0xFFC00014 - 0xFFC00014) */
 
- #define bfin_read_CHIPID()		bfin_read32(CHIPID)
 
- #define bfin_write_CHIPID(val)		bfin_write32(CHIPID, val)
 
- /* System Reset and Interrubfin_read_()t Controller (0xFFC00100 - 0xFFC00104) */
 
- #define bfin_read_SWRST()		bfin_read16(SWRST)
 
- #define bfin_write_SWRST(val)		bfin_write16(SWRST, val)
 
- #define bfin_read_SYSCR()		bfin_read16(SYSCR)
 
- #define bfin_write_SYSCR(val)		bfin_write16(SYSCR, val)
 
- /* SIC Registers */
 
- #define bfin_read_SIC_RVECT()		bfin_read32(SIC_RVECT)
 
- #define bfin_write_SIC_RVECT(val)	bfin_write32(SIC_RVECT, val)
 
- #define bfin_read_SIC_IMASK0()		bfin_read32(SIC_IMASK0)
 
- #define bfin_write_SIC_IMASK0(val)	bfin_write32(SIC_IMASK0, val)
 
- #define bfin_read_SIC_IMASK1()		bfin_read32(SIC_IMASK1)
 
- #define bfin_write_SIC_IMASK1(val)	bfin_write32(SIC_IMASK1, val)
 
- #define bfin_read_SIC_IMASK2()		bfin_read32(SIC_IMASK2)
 
- #define bfin_write_SIC_IMASK2(val)	bfin_write32(SIC_IMASK2, val)
 
- #define bfin_read_SIC_IMASK(x)		bfin_read32(SIC_IMASK0 + (x << 2))
 
- #define bfin_write_SIC_IMASK(x, val)	bfin_write32((SIC_IMASK0 + (x << 2)), val)
 
- #define bfin_read_SIC_ISR0()		bfin_read32(SIC_ISR0)
 
- #define bfin_write_SIC_ISR0(val)	bfin_write32(SIC_ISR0, val)
 
- #define bfin_read_SIC_ISR1()		bfin_read32(SIC_ISR1)
 
- #define bfin_write_SIC_ISR1(val)	bfin_write32(SIC_ISR1, val)
 
- #define bfin_read_SIC_ISR2()		bfin_read32(SIC_ISR2)
 
- #define bfin_write_SIC_ISR2(val)	bfin_write32(SIC_ISR2, val)
 
- #define bfin_read_SIC_ISR(x)		bfin_read32(SIC_ISR0 + (x << 2))
 
- #define bfin_write_SIC_ISR(x, val)	bfin_write32((SIC_ISR0 + (x << 2)), val)
 
- #define bfin_read_SIC_IWR0()		bfin_read32(SIC_IWR0)
 
- #define bfin_write_SIC_IWR0(val)	bfin_write32(SIC_IWR0, val)
 
- #define bfin_read_SIC_IWR1()		bfin_read32(SIC_IWR1)
 
- #define bfin_write_SIC_IWR1(val)	bfin_write32(SIC_IWR1, val)
 
- #define bfin_read_SIC_IWR2()		bfin_read32(SIC_IWR2)
 
- #define bfin_write_SIC_IWR2(val)	bfin_write32(SIC_IWR2, val)
 
- #define bfin_read_SIC_IAR0()		bfin_read32(SIC_IAR0)
 
- #define bfin_write_SIC_IAR0(val)	bfin_write32(SIC_IAR0, val)
 
- #define bfin_read_SIC_IAR1()		bfin_read32(SIC_IAR1)
 
- #define bfin_write_SIC_IAR1(val)	bfin_write32(SIC_IAR1, val)
 
- #define bfin_read_SIC_IAR2()		bfin_read32(SIC_IAR2)
 
- #define bfin_write_SIC_IAR2(val)	bfin_write32(SIC_IAR2, val)
 
- #define bfin_read_SIC_IAR3()		bfin_read32(SIC_IAR3)
 
- #define bfin_write_SIC_IAR3(val)	bfin_write32(SIC_IAR3, val)
 
- #define bfin_read_SIC_IAR4()		bfin_read32(SIC_IAR4)
 
- #define bfin_write_SIC_IAR4(val)	bfin_write32(SIC_IAR4, val)
 
- #define bfin_read_SIC_IAR5()		bfin_read32(SIC_IAR5)
 
- #define bfin_write_SIC_IAR5(val)	bfin_write32(SIC_IAR5, val)
 
- #define bfin_read_SIC_IAR6()		bfin_read32(SIC_IAR6)
 
- #define bfin_write_SIC_IAR6(val)	bfin_write32(SIC_IAR6, val)
 
- #define bfin_read_SIC_IAR7()		bfin_read32(SIC_IAR7)
 
- #define bfin_write_SIC_IAR7(val)	bfin_write32(SIC_IAR7, val)
 
- #define bfin_read_SIC_IAR8()		bfin_read32(SIC_IAR8)
 
- #define bfin_write_SIC_IAR8(val)	bfin_write32(SIC_IAR8, val)
 
- #define bfin_read_SIC_IAR9()		bfin_read32(SIC_IAR9)
 
- #define bfin_write_SIC_IAR9(val)	bfin_write32(SIC_IAR9, val)
 
- #define bfin_read_SIC_IAR10()		bfin_read32(SIC_IAR10)
 
- #define bfin_write_SIC_IAR10(val)	bfin_write32(SIC_IAR10, val)
 
- #define bfin_read_SIC_IAR11()		bfin_read32(SIC_IAR11)
 
- #define bfin_write_SIC_IAR11(val)	bfin_write32(SIC_IAR11, val)
 
- /* Watchdog Timer Registers */
 
- #define bfin_read_WDOG_CTL()		bfin_read16(WDOG_CTL)
 
- #define bfin_write_WDOG_CTL(val)	bfin_write16(WDOG_CTL, val)
 
- #define bfin_read_WDOG_CNT()		bfin_read32(WDOG_CNT)
 
- #define bfin_write_WDOG_CNT(val)	bfin_write32(WDOG_CNT, val)
 
- #define bfin_read_WDOG_STAT()		bfin_read32(WDOG_STAT)
 
- #define bfin_write_WDOG_STAT(val)	bfin_write32(WDOG_STAT, val)
 
- /* RTC Registers */
 
- #define bfin_read_RTC_STAT()		bfin_read32(RTC_STAT)
 
- #define bfin_write_RTC_STAT(val)	bfin_write32(RTC_STAT, val)
 
- #define bfin_read_RTC_ICTL()		bfin_read16(RTC_ICTL)
 
- #define bfin_write_RTC_ICTL(val)	bfin_write16(RTC_ICTL, val)
 
- #define bfin_read_RTC_ISTAT()		bfin_read16(RTC_ISTAT)
 
- #define bfin_write_RTC_ISTAT(val)	bfin_write16(RTC_ISTAT, val)
 
- #define bfin_read_RTC_SWCNT()		bfin_read16(RTC_SWCNT)
 
- #define bfin_write_RTC_SWCNT(val)	bfin_write16(RTC_SWCNT, val)
 
- #define bfin_read_RTC_ALARM()		bfin_read32(RTC_ALARM)
 
- #define bfin_write_RTC_ALARM(val)	bfin_write32(RTC_ALARM, val)
 
- #define bfin_read_RTC_PREN()		bfin_read16(RTC_PREN)
 
- #define bfin_write_RTC_PREN(val)	bfin_write16(RTC_PREN, val)
 
- /* UART0 Registers */
 
- #define bfin_read_UART0_DLL()		bfin_read16(UART0_DLL)
 
- #define bfin_write_UART0_DLL(val)	bfin_write16(UART0_DLL, val)
 
- #define bfin_read_UART0_DLH()		bfin_read16(UART0_DLH)
 
- #define bfin_write_UART0_DLH(val)	bfin_write16(UART0_DLH, val)
 
- #define bfin_read_UART0_GCTL()		bfin_read16(UART0_GCTL)
 
- #define bfin_write_UART0_GCTL(val)	bfin_write16(UART0_GCTL, val)
 
- #define bfin_read_UART0_LCR()		bfin_read16(UART0_LCR)
 
- #define bfin_write_UART0_LCR(val)	bfin_write16(UART0_LCR, val)
 
- #define bfin_read_UART0_MCR()		bfin_read16(UART0_MCR)
 
- #define bfin_write_UART0_MCR(val)	bfin_write16(UART0_MCR, val)
 
- #define bfin_read_UART0_LSR()		bfin_read16(UART0_LSR)
 
- #define bfin_write_UART0_LSR(val)	bfin_write16(UART0_LSR, val)
 
- #define bfin_read_UART0_MSR()		bfin_read16(UART0_MSR)
 
- #define bfin_write_UART0_MSR(val)	bfin_write16(UART0_MSR, val)
 
- #define bfin_read_UART0_SCR()		bfin_read16(UART0_SCR)
 
- #define bfin_write_UART0_SCR(val)	bfin_write16(UART0_SCR, val)
 
- #define bfin_read_UART0_IER_SET()	bfin_read16(UART0_IER_SET)
 
- #define bfin_write_UART0_IER_SET(val)	bfin_write16(UART0_IER_SET, val)
 
- #define bfin_read_UART0_IER_CLEAR()	bfin_read16(UART0_IER_CLEAR)
 
- #define bfin_write_UART0_IER_CLEAR(val)	bfin_write16(UART0_IER_CLEAR, val)
 
- #define bfin_read_UART0_THR()		bfin_read16(UART0_THR)
 
- #define bfin_write_UART0_THR(val)	bfin_write16(UART0_THR, val)
 
- #define bfin_read_UART0_RBR()		bfin_read16(UART0_RBR)
 
- #define bfin_write_UART0_RBR(val)	bfin_write16(UART0_RBR, val)
 
- /* SPI0 Registers */
 
- #define bfin_read_SPI0_CTL()		bfin_read16(SPI0_CTL)
 
- #define bfin_write_SPI0_CTL(val)	bfin_write16(SPI0_CTL, val)
 
- #define bfin_read_SPI0_FLG()		bfin_read16(SPI0_FLG)
 
- #define bfin_write_SPI0_FLG(val)	bfin_write16(SPI0_FLG, val)
 
- #define bfin_read_SPI0_STAT()		bfin_read16(SPI0_STAT)
 
- #define bfin_write_SPI0_STAT(val)	bfin_write16(SPI0_STAT, val)
 
- #define bfin_read_SPI0_TDBR()		bfin_read16(SPI0_TDBR)
 
- #define bfin_write_SPI0_TDBR(val)	bfin_write16(SPI0_TDBR, val)
 
- #define bfin_read_SPI0_RDBR()		bfin_read16(SPI0_RDBR)
 
- #define bfin_write_SPI0_RDBR(val)	bfin_write16(SPI0_RDBR, val)
 
- #define bfin_read_SPI0_BAUD()		bfin_read16(SPI0_BAUD)
 
- #define bfin_write_SPI0_BAUD(val)	bfin_write16(SPI0_BAUD, val)
 
- #define bfin_read_SPI0_SHADOW()		bfin_read16(SPI0_SHADOW)
 
- #define bfin_write_SPI0_SHADOW(val)	bfin_write16(SPI0_SHADOW, val)
 
- /* Timer Groubfin_read_() of 3 registers are not defined in the shared file because they are not available on the ADSP-BF542 processor */
 
- /* Two Wire Interface Registers (TWI0) */
 
- /* SPORT0 is not defined in the shared file because it is not available on the ADSP-BF542 and ADSP-BF544 bfin_read_()rocessors */
 
- /* SPORT1 Registers */
 
- #define bfin_read_SPORT1_TCR1()		bfin_read16(SPORT1_TCR1)
 
- #define bfin_write_SPORT1_TCR1(val)	bfin_write16(SPORT1_TCR1, val)
 
- #define bfin_read_SPORT1_TCR2()		bfin_read16(SPORT1_TCR2)
 
- #define bfin_write_SPORT1_TCR2(val)	bfin_write16(SPORT1_TCR2, val)
 
- #define bfin_read_SPORT1_TCLKDIV()	bfin_read16(SPORT1_TCLKDIV)
 
- #define bfin_write_SPORT1_TCLKDIV(val)	bfin_write16(SPORT1_TCLKDIV, val)
 
- #define bfin_read_SPORT1_TFSDIV()	bfin_read16(SPORT1_TFSDIV)
 
- #define bfin_write_SPORT1_TFSDIV(val)	bfin_write16(SPORT1_TFSDIV, val)
 
- #define bfin_read_SPORT1_TX()		bfin_read32(SPORT1_TX)
 
- #define bfin_write_SPORT1_TX(val)	bfin_write32(SPORT1_TX, val)
 
- #define bfin_read_SPORT1_RX()		bfin_read32(SPORT1_RX)
 
- #define bfin_write_SPORT1_RX(val)	bfin_write32(SPORT1_RX, val)
 
- #define bfin_read_SPORT1_RCR1()		bfin_read16(SPORT1_RCR1)
 
- #define bfin_write_SPORT1_RCR1(val)	bfin_write16(SPORT1_RCR1, val)
 
- #define bfin_read_SPORT1_RCR2()		bfin_read16(SPORT1_RCR2)
 
- #define bfin_write_SPORT1_RCR2(val)	bfin_write16(SPORT1_RCR2, val)
 
- #define bfin_read_SPORT1_RCLKDIV()	bfin_read16(SPORT1_RCLKDIV)
 
- #define bfin_write_SPORT1_RCLKDIV(val)	bfin_write16(SPORT1_RCLKDIV, val)
 
- #define bfin_read_SPORT1_RFSDIV()	bfin_read16(SPORT1_RFSDIV)
 
- #define bfin_write_SPORT1_RFSDIV(val)	bfin_write16(SPORT1_RFSDIV, val)
 
- #define bfin_read_SPORT1_STAT()		bfin_read16(SPORT1_STAT)
 
- #define bfin_write_SPORT1_STAT(val)	bfin_write16(SPORT1_STAT, val)
 
- #define bfin_read_SPORT1_CHNL()		bfin_read16(SPORT1_CHNL)
 
- #define bfin_write_SPORT1_CHNL(val)	bfin_write16(SPORT1_CHNL, val)
 
- #define bfin_read_SPORT1_MCMC1()	bfin_read16(SPORT1_MCMC1)
 
- #define bfin_write_SPORT1_MCMC1(val)	bfin_write16(SPORT1_MCMC1, val)
 
- #define bfin_read_SPORT1_MCMC2()	bfin_read16(SPORT1_MCMC2)
 
- #define bfin_write_SPORT1_MCMC2(val)	bfin_write16(SPORT1_MCMC2, val)
 
- #define bfin_read_SPORT1_MTCS0()	bfin_read32(SPORT1_MTCS0)
 
- #define bfin_write_SPORT1_MTCS0(val)	bfin_write32(SPORT1_MTCS0, val)
 
- #define bfin_read_SPORT1_MTCS1()	bfin_read32(SPORT1_MTCS1)
 
- #define bfin_write_SPORT1_MTCS1(val)	bfin_write32(SPORT1_MTCS1, val)
 
- #define bfin_read_SPORT1_MTCS2()	bfin_read32(SPORT1_MTCS2)
 
- #define bfin_write_SPORT1_MTCS2(val)	bfin_write32(SPORT1_MTCS2, val)
 
- #define bfin_read_SPORT1_MTCS3()	bfin_read32(SPORT1_MTCS3)
 
- #define bfin_write_SPORT1_MTCS3(val)	bfin_write32(SPORT1_MTCS3, val)
 
- #define bfin_read_SPORT1_MRCS0()	bfin_read32(SPORT1_MRCS0)
 
- #define bfin_write_SPORT1_MRCS0(val)	bfin_write32(SPORT1_MRCS0, val)
 
- #define bfin_read_SPORT1_MRCS1()	bfin_read32(SPORT1_MRCS1)
 
- #define bfin_write_SPORT1_MRCS1(val)	bfin_write32(SPORT1_MRCS1, val)
 
- #define bfin_read_SPORT1_MRCS2()	bfin_read32(SPORT1_MRCS2)
 
- #define bfin_write_SPORT1_MRCS2(val)	bfin_write32(SPORT1_MRCS2, val)
 
- #define bfin_read_SPORT1_MRCS3()	bfin_read32(SPORT1_MRCS3)
 
- #define bfin_write_SPORT1_MRCS3(val)	bfin_write32(SPORT1_MRCS3, val)
 
- /* Asynchronous Memory Control Registers */
 
- #define bfin_read_EBIU_AMGCTL()		bfin_read16(EBIU_AMGCTL)
 
- #define bfin_write_EBIU_AMGCTL(val)	bfin_write16(EBIU_AMGCTL, val)
 
- #define bfin_read_EBIU_AMBCTL0()	bfin_read32(EBIU_AMBCTL0)
 
- #define bfin_write_EBIU_AMBCTL0(val)	bfin_write32(EBIU_AMBCTL0, val)
 
- #define bfin_read_EBIU_AMBCTL1()	bfin_read32(EBIU_AMBCTL1)
 
- #define bfin_write_EBIU_AMBCTL1(val)	bfin_write32(EBIU_AMBCTL1, val)
 
- #define bfin_read_EBIU_MBSCTL()		bfin_read16(EBIU_MBSCTL)
 
- #define bfin_write_EBIU_MBSCTL(val)	bfin_write16(EBIU_MBSCTL, val)
 
- #define bfin_read_EBIU_ARBSTAT()	bfin_read32(EBIU_ARBSTAT)
 
- #define bfin_write_EBIU_ARBSTAT(val)	bfin_write32(EBIU_ARBSTAT, val)
 
- #define bfin_read_EBIU_MODE()		bfin_read32(EBIU_MODE)
 
- #define bfin_write_EBIU_MODE(val)	bfin_write32(EBIU_MODE, val)
 
- #define bfin_read_EBIU_FCTL()		bfin_read16(EBIU_FCTL)
 
- #define bfin_write_EBIU_FCTL(val)	bfin_write16(EBIU_FCTL, val)
 
- /* DDR Memory Control Registers */
 
- #define bfin_read_EBIU_DDRCTL0()	bfin_read32(EBIU_DDRCTL0)
 
- #define bfin_write_EBIU_DDRCTL0(val)	bfin_write32(EBIU_DDRCTL0, val)
 
- #define bfin_read_EBIU_DDRCTL1()	bfin_read32(EBIU_DDRCTL1)
 
- #define bfin_write_EBIU_DDRCTL1(val)	bfin_write32(EBIU_DDRCTL1, val)
 
- #define bfin_read_EBIU_DDRCTL2()	bfin_read32(EBIU_DDRCTL2)
 
- #define bfin_write_EBIU_DDRCTL2(val)	bfin_write32(EBIU_DDRCTL2, val)
 
- #define bfin_read_EBIU_DDRCTL3()	bfin_read32(EBIU_DDRCTL3)
 
- #define bfin_write_EBIU_DDRCTL3(val)	bfin_write32(EBIU_DDRCTL3, val)
 
- #define bfin_read_EBIU_DDRQUE()		bfin_read32(EBIU_DDRQUE)
 
- #define bfin_write_EBIU_DDRQUE(val)	bfin_write32(EBIU_DDRQUE, val)
 
- #define bfin_read_EBIU_ERRADD() 	bfin_read32(EBIU_ERRADD)
 
- #define bfin_write_EBIU_ERRADD(val) 	bfin_write32(EBIU_ERRADD, val)
 
- #define bfin_read_EBIU_ERRMST()		bfin_read16(EBIU_ERRMST)
 
- #define bfin_write_EBIU_ERRMST(val)	bfin_write16(EBIU_ERRMST, val)
 
- #define bfin_read_EBIU_RSTCTL()		bfin_read16(EBIU_RSTCTL)
 
- #define bfin_write_EBIU_RSTCTL(val)	bfin_write16(EBIU_RSTCTL, val)
 
- /* DDR BankRead and Write Count Registers */
 
- #define bfin_read_EBIU_DDRBRC0()	bfin_read32(EBIU_DDRBRC0)
 
- #define bfin_write_EBIU_DDRBRC0(val)	bfin_write32(EBIU_DDRBRC0, val)
 
- #define bfin_read_EBIU_DDRBRC1()	bfin_read32(EBIU_DDRBRC1)
 
- #define bfin_write_EBIU_DDRBRC1(val)	bfin_write32(EBIU_DDRBRC1, val)
 
- #define bfin_read_EBIU_DDRBRC2()	bfin_read32(EBIU_DDRBRC2)
 
- #define bfin_write_EBIU_DDRBRC2(val)	bfin_write32(EBIU_DDRBRC2, val)
 
- #define bfin_read_EBIU_DDRBRC3()	bfin_read32(EBIU_DDRBRC3)
 
- #define bfin_write_EBIU_DDRBRC3(val)	bfin_write32(EBIU_DDRBRC3, val)
 
- #define bfin_read_EBIU_DDRBRC4()	bfin_read32(EBIU_DDRBRC4)
 
- #define bfin_write_EBIU_DDRBRC4(val)	bfin_write32(EBIU_DDRBRC4, val)
 
- #define bfin_read_EBIU_DDRBRC5()	bfin_read32(EBIU_DDRBRC5)
 
- #define bfin_write_EBIU_DDRBRC5(val)	bfin_write32(EBIU_DDRBRC5, val)
 
- #define bfin_read_EBIU_DDRBRC6()	bfin_read32(EBIU_DDRBRC6)
 
- #define bfin_write_EBIU_DDRBRC6(val)	bfin_write32(EBIU_DDRBRC6, val)
 
- #define bfin_read_EBIU_DDRBRC7()	bfin_read32(EBIU_DDRBRC7)
 
- #define bfin_write_EBIU_DDRBRC7(val)	bfin_write32(EBIU_DDRBRC7, val)
 
- #define bfin_read_EBIU_DDRBWC0()	bfin_read32(EBIU_DDRBWC0)
 
- #define bfin_write_EBIU_DDRBWC0(val)	bfin_write32(EBIU_DDRBWC0, val)
 
- #define bfin_read_EBIU_DDRBWC1()	bfin_read32(EBIU_DDRBWC1)
 
- #define bfin_write_EBIU_DDRBWC1(val)	bfin_write32(EBIU_DDRBWC1, val)
 
- #define bfin_read_EBIU_DDRBWC2()	bfin_read32(EBIU_DDRBWC2)
 
- #define bfin_write_EBIU_DDRBWC2(val)	bfin_write32(EBIU_DDRBWC2, val)
 
- #define bfin_read_EBIU_DDRBWC3()	bfin_read32(EBIU_DDRBWC3)
 
- #define bfin_write_EBIU_DDRBWC3(val)	bfin_write32(EBIU_DDRBWC3, val)
 
- #define bfin_read_EBIU_DDRBWC4()	bfin_read32(EBIU_DDRBWC4)
 
- #define bfin_write_EBIU_DDRBWC4(val)	bfin_write32(EBIU_DDRBWC4, val)
 
- #define bfin_read_EBIU_DDRBWC5()	bfin_read32(EBIU_DDRBWC5)
 
- #define bfin_write_EBIU_DDRBWC5(val)	bfin_write32(EBIU_DDRBWC5, val)
 
- #define bfin_read_EBIU_DDRBWC6()	bfin_read32(EBIU_DDRBWC6)
 
- #define bfin_write_EBIU_DDRBWC6(val)	bfin_write32(EBIU_DDRBWC6, val)
 
- #define bfin_read_EBIU_DDRBWC7()	bfin_read32(EBIU_DDRBWC7)
 
- #define bfin_write_EBIU_DDRBWC7(val)	bfin_write32(EBIU_DDRBWC7, val)
 
- #define bfin_read_EBIU_DDRACCT()	bfin_read32(EBIU_DDRACCT)
 
- #define bfin_write_EBIU_DDRACCT(val)	bfin_write32(EBIU_DDRACCT, val)
 
- #define bfin_read_EBIU_DDRTACT()	bfin_read32(EBIU_DDRTACT)
 
- #define bfin_write_EBIU_DDRTACT(val)	bfin_write32(EBIU_DDRTACT, val)
 
- #define bfin_read_EBIU_DDRARCT()	bfin_read32(EBIU_DDRARCT)
 
- #define bfin_write_EBIU_DDRARCT(val)	bfin_write32(EBIU_DDRARCT, val)
 
- #define bfin_read_EBIU_DDRGC0()		bfin_read32(EBIU_DDRGC0)
 
- #define bfin_write_EBIU_DDRGC0(val)	bfin_write32(EBIU_DDRGC0, val)
 
- #define bfin_read_EBIU_DDRGC1()		bfin_read32(EBIU_DDRGC1)
 
- #define bfin_write_EBIU_DDRGC1(val)	bfin_write32(EBIU_DDRGC1, val)
 
- #define bfin_read_EBIU_DDRGC2()		bfin_read32(EBIU_DDRGC2)
 
- #define bfin_write_EBIU_DDRGC2(val)	bfin_write32(EBIU_DDRGC2, val)
 
- #define bfin_read_EBIU_DDRGC3()		bfin_read32(EBIU_DDRGC3)
 
- #define bfin_write_EBIU_DDRGC3(val)	bfin_write32(EBIU_DDRGC3, val)
 
- #define bfin_read_EBIU_DDRMCEN()	bfin_read32(EBIU_DDRMCEN)
 
- #define bfin_write_EBIU_DDRMCEN(val)	bfin_write32(EBIU_DDRMCEN, val)
 
- #define bfin_read_EBIU_DDRMCCL()	bfin_read32(EBIU_DDRMCCL)
 
- #define bfin_write_EBIU_DDRMCCL(val)	bfin_write32(EBIU_DDRMCCL, val)
 
- /* DMAC0 Registers */
 
- #define bfin_read_DMAC0_TC_PER()		bfin_read16(DMAC0_TC_PER)
 
- #define bfin_write_DMAC0_TC_PER(val)	bfin_write16(DMAC0_TC_PER, val)
 
- #define bfin_read_DMAC0_TC_CNT()		bfin_read16(DMAC0_TC_CNT)
 
- #define bfin_write_DMAC0_TC_CNT(val)	bfin_write16(DMAC0_TC_CNT, val)
 
- /* DMA Channel 0 Registers */
 
- #define bfin_read_DMA0_NEXT_DESC_PTR() 		bfin_read32(DMA0_NEXT_DESC_PTR)
 
- #define bfin_write_DMA0_NEXT_DESC_PTR(val) 	bfin_write32(DMA0_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA0_START_ADDR() 		bfin_read32(DMA0_START_ADDR)
 
- #define bfin_write_DMA0_START_ADDR(val) 	bfin_write32(DMA0_START_ADDR, val)
 
- #define bfin_read_DMA0_CONFIG()			bfin_read16(DMA0_CONFIG)
 
- #define bfin_write_DMA0_CONFIG(val)		bfin_write16(DMA0_CONFIG, val)
 
- #define bfin_read_DMA0_X_COUNT()		bfin_read16(DMA0_X_COUNT)
 
- #define bfin_write_DMA0_X_COUNT(val)		bfin_write16(DMA0_X_COUNT, val)
 
- #define bfin_read_DMA0_X_MODIFY()		bfin_read16(DMA0_X_MODIFY)
 
- #define bfin_write_DMA0_X_MODIFY(val) 		bfin_write16(DMA0_X_MODIFY, val)
 
- #define bfin_read_DMA0_Y_COUNT()		bfin_read16(DMA0_Y_COUNT)
 
- #define bfin_write_DMA0_Y_COUNT(val)		bfin_write16(DMA0_Y_COUNT, val)
 
- #define bfin_read_DMA0_Y_MODIFY()		bfin_read16(DMA0_Y_MODIFY)
 
- #define bfin_write_DMA0_Y_MODIFY(val) 		bfin_write16(DMA0_Y_MODIFY, val)
 
- #define bfin_read_DMA0_CURR_DESC_PTR() 		bfin_read32(DMA0_CURR_DESC_PTR)
 
- #define bfin_write_DMA0_CURR_DESC_PTR(val) 	bfin_write32(DMA0_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA0_CURR_ADDR() 		bfin_read32(DMA0_CURR_ADDR)
 
- #define bfin_write_DMA0_CURR_ADDR(val) 		bfin_write32(DMA0_CURR_ADDR, val)
 
- #define bfin_read_DMA0_IRQ_STATUS()		bfin_read16(DMA0_IRQ_STATUS)
 
- #define bfin_write_DMA0_IRQ_STATUS(val)		bfin_write16(DMA0_IRQ_STATUS, val)
 
- #define bfin_read_DMA0_PERIPHERAL_MAP()		bfin_read16(DMA0_PERIPHERAL_MAP)
 
- #define bfin_write_DMA0_PERIPHERAL_MAP(val)	bfin_write16(DMA0_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA0_CURR_X_COUNT()		bfin_read16(DMA0_CURR_X_COUNT)
 
- #define bfin_write_DMA0_CURR_X_COUNT(val)	bfin_write16(DMA0_CURR_X_COUNT, val)
 
- #define bfin_read_DMA0_CURR_Y_COUNT()		bfin_read16(DMA0_CURR_Y_COUNT)
 
- #define bfin_write_DMA0_CURR_Y_COUNT(val)	bfin_write16(DMA0_CURR_Y_COUNT, val)
 
- /* DMA Channel 1 Registers */
 
- #define bfin_read_DMA1_NEXT_DESC_PTR() 		bfin_read32(DMA1_NEXT_DESC_PTR)
 
- #define bfin_write_DMA1_NEXT_DESC_PTR(val) 	bfin_write32(DMA1_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA1_START_ADDR() 		bfin_read32(DMA1_START_ADDR)
 
- #define bfin_write_DMA1_START_ADDR(val) 	bfin_write32(DMA1_START_ADDR, val)
 
- #define bfin_read_DMA1_CONFIG()			bfin_read16(DMA1_CONFIG)
 
- #define bfin_write_DMA1_CONFIG(val)		bfin_write16(DMA1_CONFIG, val)
 
- #define bfin_read_DMA1_X_COUNT()		bfin_read16(DMA1_X_COUNT)
 
- #define bfin_write_DMA1_X_COUNT(val)		bfin_write16(DMA1_X_COUNT, val)
 
- #define bfin_read_DMA1_X_MODIFY()		bfin_read16(DMA1_X_MODIFY)
 
- #define bfin_write_DMA1_X_MODIFY(val) 		bfin_write16(DMA1_X_MODIFY, val)
 
- #define bfin_read_DMA1_Y_COUNT()		bfin_read16(DMA1_Y_COUNT)
 
- #define bfin_write_DMA1_Y_COUNT(val)		bfin_write16(DMA1_Y_COUNT, val)
 
- #define bfin_read_DMA1_Y_MODIFY()		bfin_read16(DMA1_Y_MODIFY)
 
- #define bfin_write_DMA1_Y_MODIFY(val) 		bfin_write16(DMA1_Y_MODIFY, val)
 
- #define bfin_read_DMA1_CURR_DESC_PTR() 		bfin_read32(DMA1_CURR_DESC_PTR)
 
- #define bfin_write_DMA1_CURR_DESC_PTR(val) 	bfin_write32(DMA1_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA1_CURR_ADDR() 		bfin_read32(DMA1_CURR_ADDR)
 
- #define bfin_write_DMA1_CURR_ADDR(val) 		bfin_write32(DMA1_CURR_ADDR, val)
 
- #define bfin_read_DMA1_IRQ_STATUS()		bfin_read16(DMA1_IRQ_STATUS)
 
- #define bfin_write_DMA1_IRQ_STATUS(val)		bfin_write16(DMA1_IRQ_STATUS, val)
 
- #define bfin_read_DMA1_PERIPHERAL_MAP()		bfin_read16(DMA1_PERIPHERAL_MAP)
 
- #define bfin_write_DMA1_PERIPHERAL_MAP(val)	bfin_write16(DMA1_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA1_CURR_X_COUNT()		bfin_read16(DMA1_CURR_X_COUNT)
 
- #define bfin_write_DMA1_CURR_X_COUNT(val)	bfin_write16(DMA1_CURR_X_COUNT, val)
 
- #define bfin_read_DMA1_CURR_Y_COUNT()		bfin_read16(DMA1_CURR_Y_COUNT)
 
- #define bfin_write_DMA1_CURR_Y_COUNT(val)	bfin_write16(DMA1_CURR_Y_COUNT, val)
 
- /* DMA Channel 2 Registers */
 
- #define bfin_read_DMA2_NEXT_DESC_PTR() 		bfin_read32(DMA2_NEXT_DESC_PTR)
 
- #define bfin_write_DMA2_NEXT_DESC_PTR(val) 	bfin_write32(DMA2_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA2_START_ADDR() 		bfin_read32(DMA2_START_ADDR)
 
- #define bfin_write_DMA2_START_ADDR(val) 	bfin_write32(DMA2_START_ADDR, val)
 
- #define bfin_read_DMA2_CONFIG()			bfin_read16(DMA2_CONFIG)
 
- #define bfin_write_DMA2_CONFIG(val)		bfin_write16(DMA2_CONFIG, val)
 
- #define bfin_read_DMA2_X_COUNT()		bfin_read16(DMA2_X_COUNT)
 
- #define bfin_write_DMA2_X_COUNT(val)		bfin_write16(DMA2_X_COUNT, val)
 
- #define bfin_read_DMA2_X_MODIFY()		bfin_read16(DMA2_X_MODIFY)
 
- #define bfin_write_DMA2_X_MODIFY(val) 		bfin_write16(DMA2_X_MODIFY, val)
 
- #define bfin_read_DMA2_Y_COUNT()		bfin_read16(DMA2_Y_COUNT)
 
- #define bfin_write_DMA2_Y_COUNT(val)		bfin_write16(DMA2_Y_COUNT, val)
 
- #define bfin_read_DMA2_Y_MODIFY()		bfin_read16(DMA2_Y_MODIFY)
 
- #define bfin_write_DMA2_Y_MODIFY(val) 		bfin_write16(DMA2_Y_MODIFY, val)
 
- #define bfin_read_DMA2_CURR_DESC_PTR() 		bfin_read32(DMA2_CURR_DESC_PTR)
 
- #define bfin_write_DMA2_CURR_DESC_PTR(val) 	bfin_write32(DMA2_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA2_CURR_ADDR() 		bfin_read32(DMA2_CURR_ADDR)
 
- #define bfin_write_DMA2_CURR_ADDR(val) 		bfin_write32(DMA2_CURR_ADDR, val)
 
- #define bfin_read_DMA2_IRQ_STATUS()		bfin_read16(DMA2_IRQ_STATUS)
 
- #define bfin_write_DMA2_IRQ_STATUS(val)		bfin_write16(DMA2_IRQ_STATUS, val)
 
- #define bfin_read_DMA2_PERIPHERAL_MAP()		bfin_read16(DMA2_PERIPHERAL_MAP)
 
- #define bfin_write_DMA2_PERIPHERAL_MAP(val)	bfin_write16(DMA2_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA2_CURR_X_COUNT()		bfin_read16(DMA2_CURR_X_COUNT)
 
- #define bfin_write_DMA2_CURR_X_COUNT(val)	bfin_write16(DMA2_CURR_X_COUNT, val)
 
- #define bfin_read_DMA2_CURR_Y_COUNT()		bfin_read16(DMA2_CURR_Y_COUNT)
 
- #define bfin_write_DMA2_CURR_Y_COUNT(val)	bfin_write16(DMA2_CURR_Y_COUNT, val)
 
- /* DMA Channel 3 Registers */
 
- #define bfin_read_DMA3_NEXT_DESC_PTR() 		bfin_read32(DMA3_NEXT_DESC_PTR)
 
- #define bfin_write_DMA3_NEXT_DESC_PTR(val) 	bfin_write32(DMA3_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA3_START_ADDR() 		bfin_read32(DMA3_START_ADDR)
 
- #define bfin_write_DMA3_START_ADDR(val) 	bfin_write32(DMA3_START_ADDR, val)
 
- #define bfin_read_DMA3_CONFIG()			bfin_read16(DMA3_CONFIG)
 
- #define bfin_write_DMA3_CONFIG(val)		bfin_write16(DMA3_CONFIG, val)
 
- #define bfin_read_DMA3_X_COUNT()		bfin_read16(DMA3_X_COUNT)
 
- #define bfin_write_DMA3_X_COUNT(val)		bfin_write16(DMA3_X_COUNT, val)
 
- #define bfin_read_DMA3_X_MODIFY()		bfin_read16(DMA3_X_MODIFY)
 
- #define bfin_write_DMA3_X_MODIFY(val) 		bfin_write16(DMA3_X_MODIFY, val)
 
- #define bfin_read_DMA3_Y_COUNT()		bfin_read16(DMA3_Y_COUNT)
 
- #define bfin_write_DMA3_Y_COUNT(val)		bfin_write16(DMA3_Y_COUNT, val)
 
- #define bfin_read_DMA3_Y_MODIFY()		bfin_read16(DMA3_Y_MODIFY)
 
- #define bfin_write_DMA3_Y_MODIFY(val) 		bfin_write16(DMA3_Y_MODIFY, val)
 
- #define bfin_read_DMA3_CURR_DESC_PTR() 		bfin_read32(DMA3_CURR_DESC_PTR)
 
- #define bfin_write_DMA3_CURR_DESC_PTR(val) 	bfin_write32(DMA3_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA3_CURR_ADDR() 		bfin_read32(DMA3_CURR_ADDR)
 
- #define bfin_write_DMA3_CURR_ADDR(val) 		bfin_write32(DMA3_CURR_ADDR, val)
 
- #define bfin_read_DMA3_IRQ_STATUS()		bfin_read16(DMA3_IRQ_STATUS)
 
- #define bfin_write_DMA3_IRQ_STATUS(val)		bfin_write16(DMA3_IRQ_STATUS, val)
 
- #define bfin_read_DMA3_PERIPHERAL_MAP()		bfin_read16(DMA3_PERIPHERAL_MAP)
 
- #define bfin_write_DMA3_PERIPHERAL_MAP(val)	bfin_write16(DMA3_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA3_CURR_X_COUNT()		bfin_read16(DMA3_CURR_X_COUNT)
 
- #define bfin_write_DMA3_CURR_X_COUNT(val)	bfin_write16(DMA3_CURR_X_COUNT, val)
 
- #define bfin_read_DMA3_CURR_Y_COUNT()		bfin_read16(DMA3_CURR_Y_COUNT)
 
- #define bfin_write_DMA3_CURR_Y_COUNT(val)	bfin_write16(DMA3_CURR_Y_COUNT, val)
 
- /* DMA Channel 4 Registers */
 
- #define bfin_read_DMA4_NEXT_DESC_PTR() 		bfin_read32(DMA4_NEXT_DESC_PTR)
 
- #define bfin_write_DMA4_NEXT_DESC_PTR(val) 	bfin_write32(DMA4_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA4_START_ADDR() 		bfin_read32(DMA4_START_ADDR)
 
- #define bfin_write_DMA4_START_ADDR(val) 	bfin_write32(DMA4_START_ADDR, val)
 
- #define bfin_read_DMA4_CONFIG()			bfin_read16(DMA4_CONFIG)
 
- #define bfin_write_DMA4_CONFIG(val)		bfin_write16(DMA4_CONFIG, val)
 
- #define bfin_read_DMA4_X_COUNT()		bfin_read16(DMA4_X_COUNT)
 
- #define bfin_write_DMA4_X_COUNT(val)		bfin_write16(DMA4_X_COUNT, val)
 
- #define bfin_read_DMA4_X_MODIFY()		bfin_read16(DMA4_X_MODIFY)
 
- #define bfin_write_DMA4_X_MODIFY(val) 		bfin_write16(DMA4_X_MODIFY, val)
 
- #define bfin_read_DMA4_Y_COUNT()		bfin_read16(DMA4_Y_COUNT)
 
- #define bfin_write_DMA4_Y_COUNT(val)		bfin_write16(DMA4_Y_COUNT, val)
 
- #define bfin_read_DMA4_Y_MODIFY()		bfin_read16(DMA4_Y_MODIFY)
 
- #define bfin_write_DMA4_Y_MODIFY(val) 		bfin_write16(DMA4_Y_MODIFY, val)
 
- #define bfin_read_DMA4_CURR_DESC_PTR() 		bfin_read32(DMA4_CURR_DESC_PTR)
 
- #define bfin_write_DMA4_CURR_DESC_PTR(val) 	bfin_write32(DMA4_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA4_CURR_ADDR() 		bfin_read32(DMA4_CURR_ADDR)
 
- #define bfin_write_DMA4_CURR_ADDR(val) 		bfin_write32(DMA4_CURR_ADDR, val)
 
- #define bfin_read_DMA4_IRQ_STATUS()		bfin_read16(DMA4_IRQ_STATUS)
 
- #define bfin_write_DMA4_IRQ_STATUS(val)		bfin_write16(DMA4_IRQ_STATUS, val)
 
- #define bfin_read_DMA4_PERIPHERAL_MAP()		bfin_read16(DMA4_PERIPHERAL_MAP)
 
- #define bfin_write_DMA4_PERIPHERAL_MAP(val)	bfin_write16(DMA4_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA4_CURR_X_COUNT()		bfin_read16(DMA4_CURR_X_COUNT)
 
- #define bfin_write_DMA4_CURR_X_COUNT(val)	bfin_write16(DMA4_CURR_X_COUNT, val)
 
- #define bfin_read_DMA4_CURR_Y_COUNT()		bfin_read16(DMA4_CURR_Y_COUNT)
 
- #define bfin_write_DMA4_CURR_Y_COUNT(val)	bfin_write16(DMA4_CURR_Y_COUNT, val)
 
- /* DMA Channel 5 Registers */
 
- #define bfin_read_DMA5_NEXT_DESC_PTR() 		bfin_read32(DMA5_NEXT_DESC_PTR)
 
- #define bfin_write_DMA5_NEXT_DESC_PTR(val) 	bfin_write32(DMA5_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA5_START_ADDR() 		bfin_read32(DMA5_START_ADDR)
 
- #define bfin_write_DMA5_START_ADDR(val) 	bfin_write32(DMA5_START_ADDR, val)
 
- #define bfin_read_DMA5_CONFIG()			bfin_read16(DMA5_CONFIG)
 
- #define bfin_write_DMA5_CONFIG(val)		bfin_write16(DMA5_CONFIG, val)
 
- #define bfin_read_DMA5_X_COUNT()		bfin_read16(DMA5_X_COUNT)
 
- #define bfin_write_DMA5_X_COUNT(val)		bfin_write16(DMA5_X_COUNT, val)
 
- #define bfin_read_DMA5_X_MODIFY()		bfin_read16(DMA5_X_MODIFY)
 
- #define bfin_write_DMA5_X_MODIFY(val) 		bfin_write16(DMA5_X_MODIFY, val)
 
- #define bfin_read_DMA5_Y_COUNT()		bfin_read16(DMA5_Y_COUNT)
 
- #define bfin_write_DMA5_Y_COUNT(val)		bfin_write16(DMA5_Y_COUNT, val)
 
- #define bfin_read_DMA5_Y_MODIFY()		bfin_read16(DMA5_Y_MODIFY)
 
- #define bfin_write_DMA5_Y_MODIFY(val) 		bfin_write16(DMA5_Y_MODIFY, val)
 
- #define bfin_read_DMA5_CURR_DESC_PTR() 		bfin_read32(DMA5_CURR_DESC_PTR)
 
- #define bfin_write_DMA5_CURR_DESC_PTR(val) 	bfin_write32(DMA5_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA5_CURR_ADDR() 		bfin_read32(DMA5_CURR_ADDR)
 
- #define bfin_write_DMA5_CURR_ADDR(val) 		bfin_write32(DMA5_CURR_ADDR, val)
 
- #define bfin_read_DMA5_IRQ_STATUS()		bfin_read16(DMA5_IRQ_STATUS)
 
- #define bfin_write_DMA5_IRQ_STATUS(val)		bfin_write16(DMA5_IRQ_STATUS, val)
 
- #define bfin_read_DMA5_PERIPHERAL_MAP()		bfin_read16(DMA5_PERIPHERAL_MAP)
 
- #define bfin_write_DMA5_PERIPHERAL_MAP(val)	bfin_write16(DMA5_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA5_CURR_X_COUNT()		bfin_read16(DMA5_CURR_X_COUNT)
 
- #define bfin_write_DMA5_CURR_X_COUNT(val)	bfin_write16(DMA5_CURR_X_COUNT, val)
 
- #define bfin_read_DMA5_CURR_Y_COUNT()		bfin_read16(DMA5_CURR_Y_COUNT)
 
- #define bfin_write_DMA5_CURR_Y_COUNT(val)	bfin_write16(DMA5_CURR_Y_COUNT, val)
 
- /* DMA Channel 6 Registers */
 
- #define bfin_read_DMA6_NEXT_DESC_PTR() 		bfin_read32(DMA6_NEXT_DESC_PTR)
 
- #define bfin_write_DMA6_NEXT_DESC_PTR(val) 	bfin_write32(DMA6_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA6_START_ADDR() 		bfin_read32(DMA6_START_ADDR)
 
- #define bfin_write_DMA6_START_ADDR(val) 	bfin_write32(DMA6_START_ADDR, val)
 
- #define bfin_read_DMA6_CONFIG()			bfin_read16(DMA6_CONFIG)
 
- #define bfin_write_DMA6_CONFIG(val)		bfin_write16(DMA6_CONFIG, val)
 
- #define bfin_read_DMA6_X_COUNT()		bfin_read16(DMA6_X_COUNT)
 
- #define bfin_write_DMA6_X_COUNT(val)		bfin_write16(DMA6_X_COUNT, val)
 
- #define bfin_read_DMA6_X_MODIFY()		bfin_read16(DMA6_X_MODIFY)
 
- #define bfin_write_DMA6_X_MODIFY(val) 		bfin_write16(DMA6_X_MODIFY, val)
 
- #define bfin_read_DMA6_Y_COUNT()		bfin_read16(DMA6_Y_COUNT)
 
- #define bfin_write_DMA6_Y_COUNT(val)		bfin_write16(DMA6_Y_COUNT, val)
 
- #define bfin_read_DMA6_Y_MODIFY()		bfin_read16(DMA6_Y_MODIFY)
 
- #define bfin_write_DMA6_Y_MODIFY(val) 		bfin_write16(DMA6_Y_MODIFY, val)
 
- #define bfin_read_DMA6_CURR_DESC_PTR() 		bfin_read32(DMA6_CURR_DESC_PTR)
 
- #define bfin_write_DMA6_CURR_DESC_PTR(val) 	bfin_write32(DMA6_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA6_CURR_ADDR() 		bfin_read32(DMA6_CURR_ADDR)
 
- #define bfin_write_DMA6_CURR_ADDR(val) 		bfin_write32(DMA6_CURR_ADDR, val)
 
- #define bfin_read_DMA6_IRQ_STATUS()		bfin_read16(DMA6_IRQ_STATUS)
 
- #define bfin_write_DMA6_IRQ_STATUS(val)		bfin_write16(DMA6_IRQ_STATUS, val)
 
- #define bfin_read_DMA6_PERIPHERAL_MAP()		bfin_read16(DMA6_PERIPHERAL_MAP)
 
- #define bfin_write_DMA6_PERIPHERAL_MAP(val)	bfin_write16(DMA6_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA6_CURR_X_COUNT()		bfin_read16(DMA6_CURR_X_COUNT)
 
- #define bfin_write_DMA6_CURR_X_COUNT(val)	bfin_write16(DMA6_CURR_X_COUNT, val)
 
- #define bfin_read_DMA6_CURR_Y_COUNT()		bfin_read16(DMA6_CURR_Y_COUNT)
 
- #define bfin_write_DMA6_CURR_Y_COUNT(val)	bfin_write16(DMA6_CURR_Y_COUNT, val)
 
- /* DMA Channel 7 Registers */
 
- #define bfin_read_DMA7_NEXT_DESC_PTR() 		bfin_read32(DMA7_NEXT_DESC_PTR)
 
- #define bfin_write_DMA7_NEXT_DESC_PTR(val) 	bfin_write32(DMA7_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA7_START_ADDR() 		bfin_read32(DMA7_START_ADDR)
 
- #define bfin_write_DMA7_START_ADDR(val) 	bfin_write32(DMA7_START_ADDR, val)
 
- #define bfin_read_DMA7_CONFIG()			bfin_read16(DMA7_CONFIG)
 
- #define bfin_write_DMA7_CONFIG(val)		bfin_write16(DMA7_CONFIG, val)
 
- #define bfin_read_DMA7_X_COUNT()		bfin_read16(DMA7_X_COUNT)
 
- #define bfin_write_DMA7_X_COUNT(val)		bfin_write16(DMA7_X_COUNT, val)
 
- #define bfin_read_DMA7_X_MODIFY()		bfin_read16(DMA7_X_MODIFY)
 
- #define bfin_write_DMA7_X_MODIFY(val) 		bfin_write16(DMA7_X_MODIFY, val)
 
- #define bfin_read_DMA7_Y_COUNT()		bfin_read16(DMA7_Y_COUNT)
 
- #define bfin_write_DMA7_Y_COUNT(val)		bfin_write16(DMA7_Y_COUNT, val)
 
- #define bfin_read_DMA7_Y_MODIFY()		bfin_read16(DMA7_Y_MODIFY)
 
- #define bfin_write_DMA7_Y_MODIFY(val) 		bfin_write16(DMA7_Y_MODIFY, val)
 
- #define bfin_read_DMA7_CURR_DESC_PTR() 		bfin_read32(DMA7_CURR_DESC_PTR)
 
- #define bfin_write_DMA7_CURR_DESC_PTR(val) 	bfin_write32(DMA7_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA7_CURR_ADDR() 		bfin_read32(DMA7_CURR_ADDR)
 
- #define bfin_write_DMA7_CURR_ADDR(val) 		bfin_write32(DMA7_CURR_ADDR, val)
 
- #define bfin_read_DMA7_IRQ_STATUS()		bfin_read16(DMA7_IRQ_STATUS)
 
- #define bfin_write_DMA7_IRQ_STATUS(val)		bfin_write16(DMA7_IRQ_STATUS, val)
 
- #define bfin_read_DMA7_PERIPHERAL_MAP()		bfin_read16(DMA7_PERIPHERAL_MAP)
 
- #define bfin_write_DMA7_PERIPHERAL_MAP(val)	bfin_write16(DMA7_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA7_CURR_X_COUNT()		bfin_read16(DMA7_CURR_X_COUNT)
 
- #define bfin_write_DMA7_CURR_X_COUNT(val)	bfin_write16(DMA7_CURR_X_COUNT, val)
 
- #define bfin_read_DMA7_CURR_Y_COUNT()		bfin_read16(DMA7_CURR_Y_COUNT)
 
- #define bfin_write_DMA7_CURR_Y_COUNT(val)	bfin_write16(DMA7_CURR_Y_COUNT, val)
 
- /* DMA Channel 8 Registers */
 
- #define bfin_read_DMA8_NEXT_DESC_PTR() 		bfin_read32(DMA8_NEXT_DESC_PTR)
 
- #define bfin_write_DMA8_NEXT_DESC_PTR(val) 	bfin_write32(DMA8_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA8_START_ADDR() 		bfin_read32(DMA8_START_ADDR)
 
- #define bfin_write_DMA8_START_ADDR(val) 	bfin_write32(DMA8_START_ADDR, val)
 
- #define bfin_read_DMA8_CONFIG()			bfin_read16(DMA8_CONFIG)
 
- #define bfin_write_DMA8_CONFIG(val)		bfin_write16(DMA8_CONFIG, val)
 
- #define bfin_read_DMA8_X_COUNT()		bfin_read16(DMA8_X_COUNT)
 
- #define bfin_write_DMA8_X_COUNT(val)		bfin_write16(DMA8_X_COUNT, val)
 
- #define bfin_read_DMA8_X_MODIFY()		bfin_read16(DMA8_X_MODIFY)
 
- #define bfin_write_DMA8_X_MODIFY(val) 		bfin_write16(DMA8_X_MODIFY, val)
 
- #define bfin_read_DMA8_Y_COUNT()		bfin_read16(DMA8_Y_COUNT)
 
- #define bfin_write_DMA8_Y_COUNT(val)		bfin_write16(DMA8_Y_COUNT, val)
 
- #define bfin_read_DMA8_Y_MODIFY()		bfin_read16(DMA8_Y_MODIFY)
 
- #define bfin_write_DMA8_Y_MODIFY(val) 		bfin_write16(DMA8_Y_MODIFY, val)
 
- #define bfin_read_DMA8_CURR_DESC_PTR() 		bfin_read32(DMA8_CURR_DESC_PTR)
 
- #define bfin_write_DMA8_CURR_DESC_PTR(val) 	bfin_write32(DMA8_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA8_CURR_ADDR() 		bfin_read32(DMA8_CURR_ADDR)
 
- #define bfin_write_DMA8_CURR_ADDR(val) 		bfin_write32(DMA8_CURR_ADDR, val)
 
- #define bfin_read_DMA8_IRQ_STATUS()		bfin_read16(DMA8_IRQ_STATUS)
 
- #define bfin_write_DMA8_IRQ_STATUS(val)		bfin_write16(DMA8_IRQ_STATUS, val)
 
- #define bfin_read_DMA8_PERIPHERAL_MAP()		bfin_read16(DMA8_PERIPHERAL_MAP)
 
- #define bfin_write_DMA8_PERIPHERAL_MAP(val)	bfin_write16(DMA8_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA8_CURR_X_COUNT()		bfin_read16(DMA8_CURR_X_COUNT)
 
- #define bfin_write_DMA8_CURR_X_COUNT(val)	bfin_write16(DMA8_CURR_X_COUNT, val)
 
- #define bfin_read_DMA8_CURR_Y_COUNT()		bfin_read16(DMA8_CURR_Y_COUNT)
 
- #define bfin_write_DMA8_CURR_Y_COUNT(val)	bfin_write16(DMA8_CURR_Y_COUNT, val)
 
- /* DMA Channel 9 Registers */
 
- #define bfin_read_DMA9_NEXT_DESC_PTR() 		bfin_read32(DMA9_NEXT_DESC_PTR)
 
- #define bfin_write_DMA9_NEXT_DESC_PTR(val) 	bfin_write32(DMA9_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA9_START_ADDR() 		bfin_read32(DMA9_START_ADDR)
 
- #define bfin_write_DMA9_START_ADDR(val) 	bfin_write32(DMA9_START_ADDR, val)
 
- #define bfin_read_DMA9_CONFIG()			bfin_read16(DMA9_CONFIG)
 
- #define bfin_write_DMA9_CONFIG(val)		bfin_write16(DMA9_CONFIG, val)
 
- #define bfin_read_DMA9_X_COUNT()		bfin_read16(DMA9_X_COUNT)
 
- #define bfin_write_DMA9_X_COUNT(val)		bfin_write16(DMA9_X_COUNT, val)
 
- #define bfin_read_DMA9_X_MODIFY()		bfin_read16(DMA9_X_MODIFY)
 
- #define bfin_write_DMA9_X_MODIFY(val) 		bfin_write16(DMA9_X_MODIFY, val)
 
- #define bfin_read_DMA9_Y_COUNT()		bfin_read16(DMA9_Y_COUNT)
 
- #define bfin_write_DMA9_Y_COUNT(val)		bfin_write16(DMA9_Y_COUNT, val)
 
- #define bfin_read_DMA9_Y_MODIFY()		bfin_read16(DMA9_Y_MODIFY)
 
- #define bfin_write_DMA9_Y_MODIFY(val) 		bfin_write16(DMA9_Y_MODIFY, val)
 
- #define bfin_read_DMA9_CURR_DESC_PTR() 		bfin_read32(DMA9_CURR_DESC_PTR)
 
- #define bfin_write_DMA9_CURR_DESC_PTR(val) 	bfin_write32(DMA9_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA9_CURR_ADDR() 		bfin_read32(DMA9_CURR_ADDR)
 
- #define bfin_write_DMA9_CURR_ADDR(val) 		bfin_write32(DMA9_CURR_ADDR, val)
 
- #define bfin_read_DMA9_IRQ_STATUS()		bfin_read16(DMA9_IRQ_STATUS)
 
- #define bfin_write_DMA9_IRQ_STATUS(val)		bfin_write16(DMA9_IRQ_STATUS, val)
 
- #define bfin_read_DMA9_PERIPHERAL_MAP()		bfin_read16(DMA9_PERIPHERAL_MAP)
 
- #define bfin_write_DMA9_PERIPHERAL_MAP(val)	bfin_write16(DMA9_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA9_CURR_X_COUNT()		bfin_read16(DMA9_CURR_X_COUNT)
 
- #define bfin_write_DMA9_CURR_X_COUNT(val)	bfin_write16(DMA9_CURR_X_COUNT, val)
 
- #define bfin_read_DMA9_CURR_Y_COUNT()		bfin_read16(DMA9_CURR_Y_COUNT)
 
- #define bfin_write_DMA9_CURR_Y_COUNT(val)	bfin_write16(DMA9_CURR_Y_COUNT, val)
 
- /* DMA Channel 10 Registers */
 
- #define bfin_read_DMA10_NEXT_DESC_PTR() 	bfin_read32(DMA10_NEXT_DESC_PTR)
 
- #define bfin_write_DMA10_NEXT_DESC_PTR(val) 	bfin_write32(DMA10_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA10_START_ADDR() 		bfin_read32(DMA10_START_ADDR)
 
- #define bfin_write_DMA10_START_ADDR(val) 	bfin_write32(DMA10_START_ADDR, val)
 
- #define bfin_read_DMA10_CONFIG()		bfin_read16(DMA10_CONFIG)
 
- #define bfin_write_DMA10_CONFIG(val)		bfin_write16(DMA10_CONFIG, val)
 
- #define bfin_read_DMA10_X_COUNT()		bfin_read16(DMA10_X_COUNT)
 
- #define bfin_write_DMA10_X_COUNT(val)		bfin_write16(DMA10_X_COUNT, val)
 
- #define bfin_read_DMA10_X_MODIFY()		bfin_read16(DMA10_X_MODIFY)
 
- #define bfin_write_DMA10_X_MODIFY(val) 		bfin_write16(DMA10_X_MODIFY, val)
 
- #define bfin_read_DMA10_Y_COUNT()		bfin_read16(DMA10_Y_COUNT)
 
- #define bfin_write_DMA10_Y_COUNT(val)		bfin_write16(DMA10_Y_COUNT, val)
 
- #define bfin_read_DMA10_Y_MODIFY()		bfin_read16(DMA10_Y_MODIFY)
 
- #define bfin_write_DMA10_Y_MODIFY(val) 		bfin_write16(DMA10_Y_MODIFY, val)
 
- #define bfin_read_DMA10_CURR_DESC_PTR() 	bfin_read32(DMA10_CURR_DESC_PTR)
 
- #define bfin_write_DMA10_CURR_DESC_PTR(val) 	bfin_write32(DMA10_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA10_CURR_ADDR() 		bfin_read32(DMA10_CURR_ADDR)
 
- #define bfin_write_DMA10_CURR_ADDR(val) 	bfin_write32(DMA10_CURR_ADDR, val)
 
- #define bfin_read_DMA10_IRQ_STATUS()		bfin_read16(DMA10_IRQ_STATUS)
 
- #define bfin_write_DMA10_IRQ_STATUS(val)	bfin_write16(DMA10_IRQ_STATUS, val)
 
- #define bfin_read_DMA10_PERIPHERAL_MAP()	bfin_read16(DMA10_PERIPHERAL_MAP)
 
- #define bfin_write_DMA10_PERIPHERAL_MAP(val)	bfin_write16(DMA10_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA10_CURR_X_COUNT()		bfin_read16(DMA10_CURR_X_COUNT)
 
- #define bfin_write_DMA10_CURR_X_COUNT(val)	bfin_write16(DMA10_CURR_X_COUNT, val)
 
- #define bfin_read_DMA10_CURR_Y_COUNT()		bfin_read16(DMA10_CURR_Y_COUNT)
 
- #define bfin_write_DMA10_CURR_Y_COUNT(val)	bfin_write16(DMA10_CURR_Y_COUNT, val)
 
- /* DMA Channel 11 Registers */
 
- #define bfin_read_DMA11_NEXT_DESC_PTR() 	bfin_read32(DMA11_NEXT_DESC_PTR)
 
- #define bfin_write_DMA11_NEXT_DESC_PTR(val) 	bfin_write32(DMA11_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA11_START_ADDR() 		bfin_read32(DMA11_START_ADDR)
 
- #define bfin_write_DMA11_START_ADDR(val) 	bfin_write32(DMA11_START_ADDR, val)
 
- #define bfin_read_DMA11_CONFIG()		bfin_read16(DMA11_CONFIG)
 
- #define bfin_write_DMA11_CONFIG(val)		bfin_write16(DMA11_CONFIG, val)
 
- #define bfin_read_DMA11_X_COUNT()		bfin_read16(DMA11_X_COUNT)
 
- #define bfin_write_DMA11_X_COUNT(val)		bfin_write16(DMA11_X_COUNT, val)
 
- #define bfin_read_DMA11_X_MODIFY()		bfin_read16(DMA11_X_MODIFY)
 
- #define bfin_write_DMA11_X_MODIFY(val) 		bfin_write16(DMA11_X_MODIFY, val)
 
- #define bfin_read_DMA11_Y_COUNT()		bfin_read16(DMA11_Y_COUNT)
 
- #define bfin_write_DMA11_Y_COUNT(val)		bfin_write16(DMA11_Y_COUNT, val)
 
- #define bfin_read_DMA11_Y_MODIFY()		bfin_read16(DMA11_Y_MODIFY)
 
- #define bfin_write_DMA11_Y_MODIFY(val) 		bfin_write16(DMA11_Y_MODIFY, val)
 
- #define bfin_read_DMA11_CURR_DESC_PTR() 	bfin_read32(DMA11_CURR_DESC_PTR)
 
- #define bfin_write_DMA11_CURR_DESC_PTR(val) 	bfin_write32(DMA11_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA11_CURR_ADDR() 		bfin_read32(DMA11_CURR_ADDR)
 
- #define bfin_write_DMA11_CURR_ADDR(val) 	bfin_write32(DMA11_CURR_ADDR, val)
 
- #define bfin_read_DMA11_IRQ_STATUS()		bfin_read16(DMA11_IRQ_STATUS)
 
- #define bfin_write_DMA11_IRQ_STATUS(val)	bfin_write16(DMA11_IRQ_STATUS, val)
 
- #define bfin_read_DMA11_PERIPHERAL_MAP()	bfin_read16(DMA11_PERIPHERAL_MAP)
 
- #define bfin_write_DMA11_PERIPHERAL_MAP(val)	bfin_write16(DMA11_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA11_CURR_X_COUNT()		bfin_read16(DMA11_CURR_X_COUNT)
 
- #define bfin_write_DMA11_CURR_X_COUNT(val)	bfin_write16(DMA11_CURR_X_COUNT, val)
 
- #define bfin_read_DMA11_CURR_Y_COUNT()		bfin_read16(DMA11_CURR_Y_COUNT)
 
- #define bfin_write_DMA11_CURR_Y_COUNT(val)	bfin_write16(DMA11_CURR_Y_COUNT, val)
 
- /* MDMA Stream 0 Registers */
 
- #define bfin_read_MDMA_D0_NEXT_DESC_PTR() 	bfin_read32(MDMA_D0_NEXT_DESC_PTR)
 
- #define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_D0_NEXT_DESC_PTR, val)
 
- #define bfin_read_MDMA_D0_START_ADDR() 		bfin_read32(MDMA_D0_START_ADDR)
 
- #define bfin_write_MDMA_D0_START_ADDR(val) 	bfin_write32(MDMA_D0_START_ADDR, val)
 
- #define bfin_read_MDMA_D0_CONFIG()		bfin_read16(MDMA_D0_CONFIG)
 
- #define bfin_write_MDMA_D0_CONFIG(val)		bfin_write16(MDMA_D0_CONFIG, val)
 
- #define bfin_read_MDMA_D0_X_COUNT()		bfin_read16(MDMA_D0_X_COUNT)
 
- #define bfin_write_MDMA_D0_X_COUNT(val)		bfin_write16(MDMA_D0_X_COUNT, val)
 
- #define bfin_read_MDMA_D0_X_MODIFY()		bfin_read16(MDMA_D0_X_MODIFY)
 
- #define bfin_write_MDMA_D0_X_MODIFY(val) 	bfin_write16(MDMA_D0_X_MODIFY, val)
 
- #define bfin_read_MDMA_D0_Y_COUNT()		bfin_read16(MDMA_D0_Y_COUNT)
 
- #define bfin_write_MDMA_D0_Y_COUNT(val)		bfin_write16(MDMA_D0_Y_COUNT, val)
 
- #define bfin_read_MDMA_D0_Y_MODIFY()		bfin_read16(MDMA_D0_Y_MODIFY)
 
- #define bfin_write_MDMA_D0_Y_MODIFY(val) 	bfin_write16(MDMA_D0_Y_MODIFY, val)
 
- #define bfin_read_MDMA_D0_CURR_DESC_PTR() 	bfin_read32(MDMA_D0_CURR_DESC_PTR)
 
- #define bfin_write_MDMA_D0_CURR_DESC_PTR(val) 	bfin_write32(MDMA_D0_CURR_DESC_PTR, val)
 
- #define bfin_read_MDMA_D0_CURR_ADDR() 		bfin_read32(MDMA_D0_CURR_ADDR)
 
- #define bfin_write_MDMA_D0_CURR_ADDR(val) 	bfin_write32(MDMA_D0_CURR_ADDR, val)
 
- #define bfin_read_MDMA_D0_IRQ_STATUS()		bfin_read16(MDMA_D0_IRQ_STATUS)
 
- #define bfin_write_MDMA_D0_IRQ_STATUS(val)	bfin_write16(MDMA_D0_IRQ_STATUS, val)
 
- #define bfin_read_MDMA_D0_PERIPHERAL_MAP()	bfin_read16(MDMA_D0_PERIPHERAL_MAP)
 
- #define bfin_write_MDMA_D0_PERIPHERAL_MAP(val)	bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
 
- #define bfin_read_MDMA_D0_CURR_X_COUNT()	bfin_read16(MDMA_D0_CURR_X_COUNT)
 
- #define bfin_write_MDMA_D0_CURR_X_COUNT(val)	bfin_write16(MDMA_D0_CURR_X_COUNT, val)
 
- #define bfin_read_MDMA_D0_CURR_Y_COUNT()	bfin_read16(MDMA_D0_CURR_Y_COUNT)
 
- #define bfin_write_MDMA_D0_CURR_Y_COUNT(val)	bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
 
- #define bfin_read_MDMA_S0_NEXT_DESC_PTR() 	bfin_read32(MDMA_S0_NEXT_DESC_PTR)
 
- #define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_S0_NEXT_DESC_PTR, val)
 
- #define bfin_read_MDMA_S0_START_ADDR() 		bfin_read32(MDMA_S0_START_ADDR)
 
- #define bfin_write_MDMA_S0_START_ADDR(val) 	bfin_write32(MDMA_S0_START_ADDR, val)
 
- #define bfin_read_MDMA_S0_CONFIG()		bfin_read16(MDMA_S0_CONFIG)
 
- #define bfin_write_MDMA_S0_CONFIG(val)		bfin_write16(MDMA_S0_CONFIG, val)
 
- #define bfin_read_MDMA_S0_X_COUNT()		bfin_read16(MDMA_S0_X_COUNT)
 
- #define bfin_write_MDMA_S0_X_COUNT(val)		bfin_write16(MDMA_S0_X_COUNT, val)
 
- #define bfin_read_MDMA_S0_X_MODIFY()		bfin_read16(MDMA_S0_X_MODIFY)
 
- #define bfin_write_MDMA_S0_X_MODIFY(val) 	bfin_write16(MDMA_S0_X_MODIFY, val)
 
- #define bfin_read_MDMA_S0_Y_COUNT()		bfin_read16(MDMA_S0_Y_COUNT)
 
- #define bfin_write_MDMA_S0_Y_COUNT(val)		bfin_write16(MDMA_S0_Y_COUNT, val)
 
- #define bfin_read_MDMA_S0_Y_MODIFY()		bfin_read16(MDMA_S0_Y_MODIFY)
 
- #define bfin_write_MDMA_S0_Y_MODIFY(val) 	bfin_write16(MDMA_S0_Y_MODIFY, val)
 
- #define bfin_read_MDMA_S0_CURR_DESC_PTR() 	bfin_read32(MDMA_S0_CURR_DESC_PTR)
 
- #define bfin_write_MDMA_S0_CURR_DESC_PTR(val) 	bfin_write32(MDMA_S0_CURR_DESC_PTR, val)
 
- #define bfin_read_MDMA_S0_CURR_ADDR() 		bfin_read32(MDMA_S0_CURR_ADDR)
 
- #define bfin_write_MDMA_S0_CURR_ADDR(val) 	bfin_write32(MDMA_S0_CURR_ADDR, val)
 
- #define bfin_read_MDMA_S0_IRQ_STATUS()		bfin_read16(MDMA_S0_IRQ_STATUS)
 
- #define bfin_write_MDMA_S0_IRQ_STATUS(val)	bfin_write16(MDMA_S0_IRQ_STATUS, val)
 
- #define bfin_read_MDMA_S0_PERIPHERAL_MAP()	bfin_read16(MDMA_S0_PERIPHERAL_MAP)
 
- #define bfin_write_MDMA_S0_PERIPHERAL_MAP(val)	bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
 
- #define bfin_read_MDMA_S0_CURR_X_COUNT()	bfin_read16(MDMA_S0_CURR_X_COUNT)
 
- #define bfin_write_MDMA_S0_CURR_X_COUNT(val)	bfin_write16(MDMA_S0_CURR_X_COUNT, val)
 
- #define bfin_read_MDMA_S0_CURR_Y_COUNT()	bfin_read16(MDMA_S0_CURR_Y_COUNT)
 
- #define bfin_write_MDMA_S0_CURR_Y_COUNT(val)	bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
 
- /* MDMA Stream 1 Registers */
 
- #define bfin_read_MDMA_D1_NEXT_DESC_PTR() 	bfin_read32(MDMA_D1_NEXT_DESC_PTR)
 
- #define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_D1_NEXT_DESC_PTR, val)
 
- #define bfin_read_MDMA_D1_START_ADDR() 		bfin_read32(MDMA_D1_START_ADDR)
 
- #define bfin_write_MDMA_D1_START_ADDR(val) 	bfin_write32(MDMA_D1_START_ADDR, val)
 
- #define bfin_read_MDMA_D1_CONFIG()		bfin_read16(MDMA_D1_CONFIG)
 
- #define bfin_write_MDMA_D1_CONFIG(val)		bfin_write16(MDMA_D1_CONFIG, val)
 
- #define bfin_read_MDMA_D1_X_COUNT()		bfin_read16(MDMA_D1_X_COUNT)
 
- #define bfin_write_MDMA_D1_X_COUNT(val)		bfin_write16(MDMA_D1_X_COUNT, val)
 
- #define bfin_read_MDMA_D1_X_MODIFY()		bfin_read16(MDMA_D1_X_MODIFY)
 
- #define bfin_write_MDMA_D1_X_MODIFY(val) 	bfin_write16(MDMA_D1_X_MODIFY, val)
 
- #define bfin_read_MDMA_D1_Y_COUNT()		bfin_read16(MDMA_D1_Y_COUNT)
 
- #define bfin_write_MDMA_D1_Y_COUNT(val)		bfin_write16(MDMA_D1_Y_COUNT, val)
 
- #define bfin_read_MDMA_D1_Y_MODIFY()		bfin_read16(MDMA_D1_Y_MODIFY)
 
- #define bfin_write_MDMA_D1_Y_MODIFY(val) 	bfin_write16(MDMA_D1_Y_MODIFY, val)
 
- #define bfin_read_MDMA_D1_CURR_DESC_PTR() 	bfin_read32(MDMA_D1_CURR_DESC_PTR)
 
- #define bfin_write_MDMA_D1_CURR_DESC_PTR(val) 	bfin_write32(MDMA_D1_CURR_DESC_PTR, val)
 
- #define bfin_read_MDMA_D1_CURR_ADDR() 		bfin_read32(MDMA_D1_CURR_ADDR)
 
- #define bfin_write_MDMA_D1_CURR_ADDR(val) 	bfin_write32(MDMA_D1_CURR_ADDR, val)
 
- #define bfin_read_MDMA_D1_IRQ_STATUS()		bfin_read16(MDMA_D1_IRQ_STATUS)
 
- #define bfin_write_MDMA_D1_IRQ_STATUS(val)	bfin_write16(MDMA_D1_IRQ_STATUS, val)
 
- #define bfin_read_MDMA_D1_PERIPHERAL_MAP()	bfin_read16(MDMA_D1_PERIPHERAL_MAP)
 
- #define bfin_write_MDMA_D1_PERIPHERAL_MAP(val)	bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
 
- #define bfin_read_MDMA_D1_CURR_X_COUNT()	bfin_read16(MDMA_D1_CURR_X_COUNT)
 
- #define bfin_write_MDMA_D1_CURR_X_COUNT(val)	bfin_write16(MDMA_D1_CURR_X_COUNT, val)
 
- #define bfin_read_MDMA_D1_CURR_Y_COUNT()	bfin_read16(MDMA_D1_CURR_Y_COUNT)
 
- #define bfin_write_MDMA_D1_CURR_Y_COUNT(val)	bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
 
- #define bfin_read_MDMA_S1_NEXT_DESC_PTR() 	bfin_read32(MDMA_S1_NEXT_DESC_PTR)
 
- #define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) 	bfin_write32(MDMA_S1_NEXT_DESC_PTR, val)
 
- #define bfin_read_MDMA_S1_START_ADDR() 		bfin_read32(MDMA_S1_START_ADDR)
 
- #define bfin_write_MDMA_S1_START_ADDR(val) 	bfin_write32(MDMA_S1_START_ADDR, val)
 
- #define bfin_read_MDMA_S1_CONFIG()		bfin_read16(MDMA_S1_CONFIG)
 
- #define bfin_write_MDMA_S1_CONFIG(val)		bfin_write16(MDMA_S1_CONFIG, val)
 
- #define bfin_read_MDMA_S1_X_COUNT()		bfin_read16(MDMA_S1_X_COUNT)
 
- #define bfin_write_MDMA_S1_X_COUNT(val)		bfin_write16(MDMA_S1_X_COUNT, val)
 
- #define bfin_read_MDMA_S1_X_MODIFY()		bfin_read16(MDMA_S1_X_MODIFY)
 
- #define bfin_write_MDMA_S1_X_MODIFY(val) 	bfin_write16(MDMA_S1_X_MODIFY, val)
 
- #define bfin_read_MDMA_S1_Y_COUNT()		bfin_read16(MDMA_S1_Y_COUNT)
 
- #define bfin_write_MDMA_S1_Y_COUNT(val)		bfin_write16(MDMA_S1_Y_COUNT, val)
 
- #define bfin_read_MDMA_S1_Y_MODIFY()		bfin_read16(MDMA_S1_Y_MODIFY)
 
- #define bfin_write_MDMA_S1_Y_MODIFY(val) 	bfin_write16(MDMA_S1_Y_MODIFY, val)
 
- #define bfin_read_MDMA_S1_CURR_DESC_PTR() 	bfin_read32(MDMA_S1_CURR_DESC_PTR)
 
- #define bfin_write_MDMA_S1_CURR_DESC_PTR(val) 	bfin_write32(MDMA_S1_CURR_DESC_PTR, val)
 
- #define bfin_read_MDMA_S1_CURR_ADDR() 		bfin_read32(MDMA_S1_CURR_ADDR)
 
- #define bfin_write_MDMA_S1_CURR_ADDR(val) 	bfin_write32(MDMA_S1_CURR_ADDR, val)
 
- #define bfin_read_MDMA_S1_IRQ_STATUS()		bfin_read16(MDMA_S1_IRQ_STATUS)
 
- #define bfin_write_MDMA_S1_IRQ_STATUS(val)	bfin_write16(MDMA_S1_IRQ_STATUS, val)
 
- #define bfin_read_MDMA_S1_PERIPHERAL_MAP()	bfin_read16(MDMA_S1_PERIPHERAL_MAP)
 
- #define bfin_write_MDMA_S1_PERIPHERAL_MAP(val)	bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
 
- #define bfin_read_MDMA_S1_CURR_X_COUNT()	bfin_read16(MDMA_S1_CURR_X_COUNT)
 
- #define bfin_write_MDMA_S1_CURR_X_COUNT(val)	bfin_write16(MDMA_S1_CURR_X_COUNT, val)
 
- #define bfin_read_MDMA_S1_CURR_Y_COUNT()	bfin_read16(MDMA_S1_CURR_Y_COUNT)
 
- #define bfin_write_MDMA_S1_CURR_Y_COUNT(val)	bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
 
- /* EPPI1 Registers */
 
- #define bfin_read_EPPI1_STATUS()		bfin_read16(EPPI1_STATUS)
 
- #define bfin_write_EPPI1_STATUS(val)		bfin_write16(EPPI1_STATUS, val)
 
- #define bfin_read_EPPI1_HCOUNT()		bfin_read16(EPPI1_HCOUNT)
 
- #define bfin_write_EPPI1_HCOUNT(val)		bfin_write16(EPPI1_HCOUNT, val)
 
- #define bfin_read_EPPI1_HDELAY()		bfin_read16(EPPI1_HDELAY)
 
- #define bfin_write_EPPI1_HDELAY(val)		bfin_write16(EPPI1_HDELAY, val)
 
- #define bfin_read_EPPI1_VCOUNT()		bfin_read16(EPPI1_VCOUNT)
 
- #define bfin_write_EPPI1_VCOUNT(val)		bfin_write16(EPPI1_VCOUNT, val)
 
- #define bfin_read_EPPI1_VDELAY()		bfin_read16(EPPI1_VDELAY)
 
- #define bfin_write_EPPI1_VDELAY(val)		bfin_write16(EPPI1_VDELAY, val)
 
- #define bfin_read_EPPI1_FRAME()			bfin_read16(EPPI1_FRAME)
 
- #define bfin_write_EPPI1_FRAME(val)		bfin_write16(EPPI1_FRAME, val)
 
- #define bfin_read_EPPI1_LINE()			bfin_read16(EPPI1_LINE)
 
- #define bfin_write_EPPI1_LINE(val)		bfin_write16(EPPI1_LINE, val)
 
- #define bfin_read_EPPI1_CLKDIV()		bfin_read16(EPPI1_CLKDIV)
 
- #define bfin_write_EPPI1_CLKDIV(val)		bfin_write16(EPPI1_CLKDIV, val)
 
- #define bfin_read_EPPI1_CONTROL()		bfin_read32(EPPI1_CONTROL)
 
- #define bfin_write_EPPI1_CONTROL(val)		bfin_write32(EPPI1_CONTROL, val)
 
- #define bfin_read_EPPI1_FS1W_HBL()		bfin_read32(EPPI1_FS1W_HBL)
 
- #define bfin_write_EPPI1_FS1W_HBL(val)		bfin_write32(EPPI1_FS1W_HBL, val)
 
- #define bfin_read_EPPI1_FS1P_AVPL()		bfin_read32(EPPI1_FS1P_AVPL)
 
- #define bfin_write_EPPI1_FS1P_AVPL(val)		bfin_write32(EPPI1_FS1P_AVPL, val)
 
- #define bfin_read_EPPI1_FS2W_LVB()		bfin_read32(EPPI1_FS2W_LVB)
 
- #define bfin_write_EPPI1_FS2W_LVB(val)		bfin_write32(EPPI1_FS2W_LVB, val)
 
- #define bfin_read_EPPI1_FS2P_LAVF()		bfin_read32(EPPI1_FS2P_LAVF)
 
- #define bfin_write_EPPI1_FS2P_LAVF(val)		bfin_write32(EPPI1_FS2P_LAVF, val)
 
- #define bfin_read_EPPI1_CLIP()			bfin_read32(EPPI1_CLIP)
 
- #define bfin_write_EPPI1_CLIP(val)		bfin_write32(EPPI1_CLIP, val)
 
- /* Port Interrubfin_read_()t 0 Registers (32-bit) */
 
- #define bfin_read_PINT0_MASK_SET()		bfin_read32(PINT0_MASK_SET)
 
- #define bfin_write_PINT0_MASK_SET(val)		bfin_write32(PINT0_MASK_SET, val)
 
- #define bfin_read_PINT0_MASK_CLEAR()		bfin_read32(PINT0_MASK_CLEAR)
 
- #define bfin_write_PINT0_MASK_CLEAR(val)	bfin_write32(PINT0_MASK_CLEAR, val)
 
- #define bfin_read_PINT0_REQUEST()		bfin_read32(PINT0_REQUEST)
 
- #define bfin_write_PINT0_REQUEST(val)		bfin_write32(PINT0_REQUEST, val)
 
- #define bfin_read_PINT0_ASSIGN()		bfin_read32(PINT0_ASSIGN)
 
- #define bfin_write_PINT0_ASSIGN(val)		bfin_write32(PINT0_ASSIGN, val)
 
- #define bfin_read_PINT0_EDGE_SET()		bfin_read32(PINT0_EDGE_SET)
 
- #define bfin_write_PINT0_EDGE_SET(val)		bfin_write32(PINT0_EDGE_SET, val)
 
- #define bfin_read_PINT0_EDGE_CLEAR()		bfin_read32(PINT0_EDGE_CLEAR)
 
- #define bfin_write_PINT0_EDGE_CLEAR(val)	bfin_write32(PINT0_EDGE_CLEAR, val)
 
- #define bfin_read_PINT0_INVERT_SET()		bfin_read32(PINT0_INVERT_SET)
 
- #define bfin_write_PINT0_INVERT_SET(val)	bfin_write32(PINT0_INVERT_SET, val)
 
- #define bfin_read_PINT0_INVERT_CLEAR()		bfin_read32(PINT0_INVERT_CLEAR)
 
- #define bfin_write_PINT0_INVERT_CLEAR(val)	bfin_write32(PINT0_INVERT_CLEAR, val)
 
- #define bfin_read_PINT0_PINSTATE()		bfin_read32(PINT0_PINSTATE)
 
- #define bfin_write_PINT0_PINSTATE(val)		bfin_write32(PINT0_PINSTATE, val)
 
- #define bfin_read_PINT0_LATCH()			bfin_read32(PINT0_LATCH)
 
- #define bfin_write_PINT0_LATCH(val)		bfin_write32(PINT0_LATCH, val)
 
- /* Port Interrubfin_read_()t 1 Registers (32-bit) */
 
- #define bfin_read_PINT1_MASK_SET()		bfin_read32(PINT1_MASK_SET)
 
- #define bfin_write_PINT1_MASK_SET(val)		bfin_write32(PINT1_MASK_SET, val)
 
- #define bfin_read_PINT1_MASK_CLEAR()		bfin_read32(PINT1_MASK_CLEAR)
 
- #define bfin_write_PINT1_MASK_CLEAR(val)	bfin_write32(PINT1_MASK_CLEAR, val)
 
- #define bfin_read_PINT1_REQUEST()		bfin_read32(PINT1_REQUEST)
 
- #define bfin_write_PINT1_REQUEST(val)		bfin_write32(PINT1_REQUEST, val)
 
- #define bfin_read_PINT1_ASSIGN()		bfin_read32(PINT1_ASSIGN)
 
- #define bfin_write_PINT1_ASSIGN(val)		bfin_write32(PINT1_ASSIGN, val)
 
- #define bfin_read_PINT1_EDGE_SET()		bfin_read32(PINT1_EDGE_SET)
 
- #define bfin_write_PINT1_EDGE_SET(val)		bfin_write32(PINT1_EDGE_SET, val)
 
- #define bfin_read_PINT1_EDGE_CLEAR()		bfin_read32(PINT1_EDGE_CLEAR)
 
- #define bfin_write_PINT1_EDGE_CLEAR(val)	bfin_write32(PINT1_EDGE_CLEAR, val)
 
- #define bfin_read_PINT1_INVERT_SET()		bfin_read32(PINT1_INVERT_SET)
 
- #define bfin_write_PINT1_INVERT_SET(val)	bfin_write32(PINT1_INVERT_SET, val)
 
- #define bfin_read_PINT1_INVERT_CLEAR()		bfin_read32(PINT1_INVERT_CLEAR)
 
- #define bfin_write_PINT1_INVERT_CLEAR(val)	bfin_write32(PINT1_INVERT_CLEAR, val)
 
- #define bfin_read_PINT1_PINSTATE()		bfin_read32(PINT1_PINSTATE)
 
- #define bfin_write_PINT1_PINSTATE(val)		bfin_write32(PINT1_PINSTATE, val)
 
- #define bfin_read_PINT1_LATCH()			bfin_read32(PINT1_LATCH)
 
- #define bfin_write_PINT1_LATCH(val)		bfin_write32(PINT1_LATCH, val)
 
- /* Port Interrubfin_read_()t 2 Registers (32-bit) */
 
- #define bfin_read_PINT2_MASK_SET()		bfin_read32(PINT2_MASK_SET)
 
- #define bfin_write_PINT2_MASK_SET(val)		bfin_write32(PINT2_MASK_SET, val)
 
- #define bfin_read_PINT2_MASK_CLEAR()		bfin_read32(PINT2_MASK_CLEAR)
 
- #define bfin_write_PINT2_MASK_CLEAR(val)	bfin_write32(PINT2_MASK_CLEAR, val)
 
- #define bfin_read_PINT2_REQUEST()		bfin_read32(PINT2_REQUEST)
 
- #define bfin_write_PINT2_REQUEST(val)		bfin_write32(PINT2_REQUEST, val)
 
- #define bfin_read_PINT2_ASSIGN()		bfin_read32(PINT2_ASSIGN)
 
- #define bfin_write_PINT2_ASSIGN(val)		bfin_write32(PINT2_ASSIGN, val)
 
- #define bfin_read_PINT2_EDGE_SET()		bfin_read32(PINT2_EDGE_SET)
 
- #define bfin_write_PINT2_EDGE_SET(val)		bfin_write32(PINT2_EDGE_SET, val)
 
- #define bfin_read_PINT2_EDGE_CLEAR()		bfin_read32(PINT2_EDGE_CLEAR)
 
- #define bfin_write_PINT2_EDGE_CLEAR(val)	bfin_write32(PINT2_EDGE_CLEAR, val)
 
- #define bfin_read_PINT2_INVERT_SET()		bfin_read32(PINT2_INVERT_SET)
 
- #define bfin_write_PINT2_INVERT_SET(val)	bfin_write32(PINT2_INVERT_SET, val)
 
- #define bfin_read_PINT2_INVERT_CLEAR()		bfin_read32(PINT2_INVERT_CLEAR)
 
- #define bfin_write_PINT2_INVERT_CLEAR(val)	bfin_write32(PINT2_INVERT_CLEAR, val)
 
- #define bfin_read_PINT2_PINSTATE()		bfin_read32(PINT2_PINSTATE)
 
- #define bfin_write_PINT2_PINSTATE(val)		bfin_write32(PINT2_PINSTATE, val)
 
- #define bfin_read_PINT2_LATCH()			bfin_read32(PINT2_LATCH)
 
- #define bfin_write_PINT2_LATCH(val)		bfin_write32(PINT2_LATCH, val)
 
- /* Port Interrubfin_read_()t 3 Registers (32-bit) */
 
- #define bfin_read_PINT3_MASK_SET()		bfin_read32(PINT3_MASK_SET)
 
- #define bfin_write_PINT3_MASK_SET(val)		bfin_write32(PINT3_MASK_SET, val)
 
- #define bfin_read_PINT3_MASK_CLEAR()		bfin_read32(PINT3_MASK_CLEAR)
 
- #define bfin_write_PINT3_MASK_CLEAR(val)	bfin_write32(PINT3_MASK_CLEAR, val)
 
- #define bfin_read_PINT3_REQUEST()		bfin_read32(PINT3_REQUEST)
 
- #define bfin_write_PINT3_REQUEST(val)		bfin_write32(PINT3_REQUEST, val)
 
- #define bfin_read_PINT3_ASSIGN()		bfin_read32(PINT3_ASSIGN)
 
- #define bfin_write_PINT3_ASSIGN(val)		bfin_write32(PINT3_ASSIGN, val)
 
- #define bfin_read_PINT3_EDGE_SET()		bfin_read32(PINT3_EDGE_SET)
 
- #define bfin_write_PINT3_EDGE_SET(val)		bfin_write32(PINT3_EDGE_SET, val)
 
- #define bfin_read_PINT3_EDGE_CLEAR()		bfin_read32(PINT3_EDGE_CLEAR)
 
- #define bfin_write_PINT3_EDGE_CLEAR(val)	bfin_write32(PINT3_EDGE_CLEAR, val)
 
- #define bfin_read_PINT3_INVERT_SET()		bfin_read32(PINT3_INVERT_SET)
 
- #define bfin_write_PINT3_INVERT_SET(val)	bfin_write32(PINT3_INVERT_SET, val)
 
- #define bfin_read_PINT3_INVERT_CLEAR()		bfin_read32(PINT3_INVERT_CLEAR)
 
- #define bfin_write_PINT3_INVERT_CLEAR(val)	bfin_write32(PINT3_INVERT_CLEAR, val)
 
- #define bfin_read_PINT3_PINSTATE()		bfin_read32(PINT3_PINSTATE)
 
- #define bfin_write_PINT3_PINSTATE(val)		bfin_write32(PINT3_PINSTATE, val)
 
- #define bfin_read_PINT3_LATCH()			bfin_read32(PINT3_LATCH)
 
- #define bfin_write_PINT3_LATCH(val)		bfin_write32(PINT3_LATCH, val)
 
- /* Port A Registers */
 
- #define bfin_read_PORTA_FER()		bfin_read16(PORTA_FER)
 
- #define bfin_write_PORTA_FER(val)	bfin_write16(PORTA_FER, val)
 
- #define bfin_read_PORTA()		bfin_read16(PORTA)
 
- #define bfin_write_PORTA(val)		bfin_write16(PORTA, val)
 
- #define bfin_read_PORTA_SET()		bfin_read16(PORTA_SET)
 
- #define bfin_write_PORTA_SET(val)	bfin_write16(PORTA_SET, val)
 
- #define bfin_read_PORTA_CLEAR()		bfin_read16(PORTA_CLEAR)
 
- #define bfin_write_PORTA_CLEAR(val)	bfin_write16(PORTA_CLEAR, val)
 
- #define bfin_read_PORTA_DIR_SET()	bfin_read16(PORTA_DIR_SET)
 
- #define bfin_write_PORTA_DIR_SET(val)	bfin_write16(PORTA_DIR_SET, val)
 
- #define bfin_read_PORTA_DIR_CLEAR()	bfin_read16(PORTA_DIR_CLEAR)
 
- #define bfin_write_PORTA_DIR_CLEAR(val)	bfin_write16(PORTA_DIR_CLEAR, val)
 
- #define bfin_read_PORTA_INEN()		bfin_read16(PORTA_INEN)
 
- #define bfin_write_PORTA_INEN(val)	bfin_write16(PORTA_INEN, val)
 
- #define bfin_read_PORTA_MUX()		bfin_read32(PORTA_MUX)
 
- #define bfin_write_PORTA_MUX(val)	bfin_write32(PORTA_MUX, val)
 
- /* Port B Registers */
 
- #define bfin_read_PORTB_FER()		bfin_read16(PORTB_FER)
 
- #define bfin_write_PORTB_FER(val)	bfin_write16(PORTB_FER, val)
 
- #define bfin_read_PORTB()		bfin_read16(PORTB)
 
- #define bfin_write_PORTB(val)		bfin_write16(PORTB, val)
 
- #define bfin_read_PORTB_SET()		bfin_read16(PORTB_SET)
 
- #define bfin_write_PORTB_SET(val)	bfin_write16(PORTB_SET, val)
 
- #define bfin_read_PORTB_CLEAR()		bfin_read16(PORTB_CLEAR)
 
- #define bfin_write_PORTB_CLEAR(val)	bfin_write16(PORTB_CLEAR, val)
 
- #define bfin_read_PORTB_DIR_SET()	bfin_read16(PORTB_DIR_SET)
 
- #define bfin_write_PORTB_DIR_SET(val)	bfin_write16(PORTB_DIR_SET, val)
 
- #define bfin_read_PORTB_DIR_CLEAR()	bfin_read16(PORTB_DIR_CLEAR)
 
- #define bfin_write_PORTB_DIR_CLEAR(val)	bfin_write16(PORTB_DIR_CLEAR, val)
 
- #define bfin_read_PORTB_INEN()		bfin_read16(PORTB_INEN)
 
- #define bfin_write_PORTB_INEN(val)	bfin_write16(PORTB_INEN, val)
 
- #define bfin_read_PORTB_MUX()		bfin_read32(PORTB_MUX)
 
- #define bfin_write_PORTB_MUX(val)	bfin_write32(PORTB_MUX, val)
 
- /* Port C Registers */
 
- #define bfin_read_PORTC_FER()		bfin_read16(PORTC_FER)
 
- #define bfin_write_PORTC_FER(val)	bfin_write16(PORTC_FER, val)
 
- #define bfin_read_PORTC()		bfin_read16(PORTC)
 
- #define bfin_write_PORTC(val)		bfin_write16(PORTC, val)
 
- #define bfin_read_PORTC_SET()		bfin_read16(PORTC_SET)
 
- #define bfin_write_PORTC_SET(val)	bfin_write16(PORTC_SET, val)
 
- #define bfin_read_PORTC_CLEAR()		bfin_read16(PORTC_CLEAR)
 
- #define bfin_write_PORTC_CLEAR(val)	bfin_write16(PORTC_CLEAR, val)
 
- #define bfin_read_PORTC_DIR_SET()	bfin_read16(PORTC_DIR_SET)
 
- #define bfin_write_PORTC_DIR_SET(val)	bfin_write16(PORTC_DIR_SET, val)
 
- #define bfin_read_PORTC_DIR_CLEAR()	bfin_read16(PORTC_DIR_CLEAR)
 
- #define bfin_write_PORTC_DIR_CLEAR(val)	bfin_write16(PORTC_DIR_CLEAR, val)
 
- #define bfin_read_PORTC_INEN()		bfin_read16(PORTC_INEN)
 
- #define bfin_write_PORTC_INEN(val)	bfin_write16(PORTC_INEN, val)
 
- #define bfin_read_PORTC_MUX()		bfin_read32(PORTC_MUX)
 
- #define bfin_write_PORTC_MUX(val)	bfin_write32(PORTC_MUX, val)
 
- /* Port D Registers */
 
- #define bfin_read_PORTD_FER()		bfin_read16(PORTD_FER)
 
- #define bfin_write_PORTD_FER(val)	bfin_write16(PORTD_FER, val)
 
- #define bfin_read_PORTD()		bfin_read16(PORTD)
 
- #define bfin_write_PORTD(val)		bfin_write16(PORTD, val)
 
- #define bfin_read_PORTD_SET()		bfin_read16(PORTD_SET)
 
- #define bfin_write_PORTD_SET(val)	bfin_write16(PORTD_SET, val)
 
- #define bfin_read_PORTD_CLEAR()		bfin_read16(PORTD_CLEAR)
 
- #define bfin_write_PORTD_CLEAR(val)	bfin_write16(PORTD_CLEAR, val)
 
- #define bfin_read_PORTD_DIR_SET()	bfin_read16(PORTD_DIR_SET)
 
- #define bfin_write_PORTD_DIR_SET(val)	bfin_write16(PORTD_DIR_SET, val)
 
- #define bfin_read_PORTD_DIR_CLEAR()	bfin_read16(PORTD_DIR_CLEAR)
 
- #define bfin_write_PORTD_DIR_CLEAR(val)	bfin_write16(PORTD_DIR_CLEAR, val)
 
- #define bfin_read_PORTD_INEN()		bfin_read16(PORTD_INEN)
 
- #define bfin_write_PORTD_INEN(val)	bfin_write16(PORTD_INEN, val)
 
- #define bfin_read_PORTD_MUX()		bfin_read32(PORTD_MUX)
 
- #define bfin_write_PORTD_MUX(val)	bfin_write32(PORTD_MUX, val)
 
- /* Port E Registers */
 
- #define bfin_read_PORTE_FER()		bfin_read16(PORTE_FER)
 
- #define bfin_write_PORTE_FER(val)	bfin_write16(PORTE_FER, val)
 
- #define bfin_read_PORTE()		bfin_read16(PORTE)
 
- #define bfin_write_PORTE(val)		bfin_write16(PORTE, val)
 
- #define bfin_read_PORTE_SET()		bfin_read16(PORTE_SET)
 
- #define bfin_write_PORTE_SET(val)	bfin_write16(PORTE_SET, val)
 
- #define bfin_read_PORTE_CLEAR()		bfin_read16(PORTE_CLEAR)
 
- #define bfin_write_PORTE_CLEAR(val)	bfin_write16(PORTE_CLEAR, val)
 
- #define bfin_read_PORTE_DIR_SET()	bfin_read16(PORTE_DIR_SET)
 
- #define bfin_write_PORTE_DIR_SET(val)	bfin_write16(PORTE_DIR_SET, val)
 
- #define bfin_read_PORTE_DIR_CLEAR()	bfin_read16(PORTE_DIR_CLEAR)
 
- #define bfin_write_PORTE_DIR_CLEAR(val)	bfin_write16(PORTE_DIR_CLEAR, val)
 
- #define bfin_read_PORTE_INEN()		bfin_read16(PORTE_INEN)
 
- #define bfin_write_PORTE_INEN(val)	bfin_write16(PORTE_INEN, val)
 
- #define bfin_read_PORTE_MUX()		bfin_read32(PORTE_MUX)
 
- #define bfin_write_PORTE_MUX(val)	bfin_write32(PORTE_MUX, val)
 
- /* Port F Registers */
 
- #define bfin_read_PORTF_FER()		bfin_read16(PORTF_FER)
 
- #define bfin_write_PORTF_FER(val)	bfin_write16(PORTF_FER, val)
 
- #define bfin_read_PORTF()		bfin_read16(PORTF)
 
- #define bfin_write_PORTF(val)		bfin_write16(PORTF, val)
 
- #define bfin_read_PORTF_SET()		bfin_read16(PORTF_SET)
 
- #define bfin_write_PORTF_SET(val)	bfin_write16(PORTF_SET, val)
 
- #define bfin_read_PORTF_CLEAR()		bfin_read16(PORTF_CLEAR)
 
- #define bfin_write_PORTF_CLEAR(val)	bfin_write16(PORTF_CLEAR, val)
 
- #define bfin_read_PORTF_DIR_SET()	bfin_read16(PORTF_DIR_SET)
 
- #define bfin_write_PORTF_DIR_SET(val)	bfin_write16(PORTF_DIR_SET, val)
 
- #define bfin_read_PORTF_DIR_CLEAR()	bfin_read16(PORTF_DIR_CLEAR)
 
- #define bfin_write_PORTF_DIR_CLEAR(val)	bfin_write16(PORTF_DIR_CLEAR, val)
 
- #define bfin_read_PORTF_INEN()		bfin_read16(PORTF_INEN)
 
- #define bfin_write_PORTF_INEN(val)	bfin_write16(PORTF_INEN, val)
 
- #define bfin_read_PORTF_MUX()		bfin_read32(PORTF_MUX)
 
- #define bfin_write_PORTF_MUX(val)	bfin_write32(PORTF_MUX, val)
 
- /* Port G Registers */
 
- #define bfin_read_PORTG_FER()		bfin_read16(PORTG_FER)
 
- #define bfin_write_PORTG_FER(val)	bfin_write16(PORTG_FER, val)
 
- #define bfin_read_PORTG()		bfin_read16(PORTG)
 
- #define bfin_write_PORTG(val)		bfin_write16(PORTG, val)
 
- #define bfin_read_PORTG_SET()		bfin_read16(PORTG_SET)
 
- #define bfin_write_PORTG_SET(val)	bfin_write16(PORTG_SET, val)
 
- #define bfin_read_PORTG_CLEAR()		bfin_read16(PORTG_CLEAR)
 
- #define bfin_write_PORTG_CLEAR(val)	bfin_write16(PORTG_CLEAR, val)
 
- #define bfin_read_PORTG_DIR_SET()	bfin_read16(PORTG_DIR_SET)
 
- #define bfin_write_PORTG_DIR_SET(val)	bfin_write16(PORTG_DIR_SET, val)
 
- #define bfin_read_PORTG_DIR_CLEAR()	bfin_read16(PORTG_DIR_CLEAR)
 
- #define bfin_write_PORTG_DIR_CLEAR(val)	bfin_write16(PORTG_DIR_CLEAR, val)
 
- #define bfin_read_PORTG_INEN()		bfin_read16(PORTG_INEN)
 
- #define bfin_write_PORTG_INEN(val)	bfin_write16(PORTG_INEN, val)
 
- #define bfin_read_PORTG_MUX()		bfin_read32(PORTG_MUX)
 
- #define bfin_write_PORTG_MUX(val)	bfin_write32(PORTG_MUX, val)
 
- /* Port H Registers */
 
- #define bfin_read_PORTH_FER()		bfin_read16(PORTH_FER)
 
- #define bfin_write_PORTH_FER(val)	bfin_write16(PORTH_FER, val)
 
- #define bfin_read_PORTH()		bfin_read16(PORTH)
 
- #define bfin_write_PORTH(val)		bfin_write16(PORTH, val)
 
- #define bfin_read_PORTH_SET()		bfin_read16(PORTH_SET)
 
- #define bfin_write_PORTH_SET(val)	bfin_write16(PORTH_SET, val)
 
- #define bfin_read_PORTH_CLEAR()		bfin_read16(PORTH_CLEAR)
 
- #define bfin_write_PORTH_CLEAR(val)	bfin_write16(PORTH_CLEAR, val)
 
- #define bfin_read_PORTH_DIR_SET()	bfin_read16(PORTH_DIR_SET)
 
- #define bfin_write_PORTH_DIR_SET(val)	bfin_write16(PORTH_DIR_SET, val)
 
- #define bfin_read_PORTH_DIR_CLEAR()	bfin_read16(PORTH_DIR_CLEAR)
 
- #define bfin_write_PORTH_DIR_CLEAR(val)	bfin_write16(PORTH_DIR_CLEAR, val)
 
- #define bfin_read_PORTH_INEN()		bfin_read16(PORTH_INEN)
 
- #define bfin_write_PORTH_INEN(val)	bfin_write16(PORTH_INEN, val)
 
- #define bfin_read_PORTH_MUX()		bfin_read32(PORTH_MUX)
 
- #define bfin_write_PORTH_MUX(val)	bfin_write32(PORTH_MUX, val)
 
- /* Port I Registers */
 
- #define bfin_read_PORTI_FER()		bfin_read16(PORTI_FER)
 
- #define bfin_write_PORTI_FER(val)	bfin_write16(PORTI_FER, val)
 
- #define bfin_read_PORTI()		bfin_read16(PORTI)
 
- #define bfin_write_PORTI(val)		bfin_write16(PORTI, val)
 
- #define bfin_read_PORTI_SET()		bfin_read16(PORTI_SET)
 
- #define bfin_write_PORTI_SET(val)	bfin_write16(PORTI_SET, val)
 
- #define bfin_read_PORTI_CLEAR()		bfin_read16(PORTI_CLEAR)
 
- #define bfin_write_PORTI_CLEAR(val)	bfin_write16(PORTI_CLEAR, val)
 
- #define bfin_read_PORTI_DIR_SET()	bfin_read16(PORTI_DIR_SET)
 
- #define bfin_write_PORTI_DIR_SET(val)	bfin_write16(PORTI_DIR_SET, val)
 
- #define bfin_read_PORTI_DIR_CLEAR()	bfin_read16(PORTI_DIR_CLEAR)
 
- #define bfin_write_PORTI_DIR_CLEAR(val)	bfin_write16(PORTI_DIR_CLEAR, val)
 
- #define bfin_read_PORTI_INEN()		bfin_read16(PORTI_INEN)
 
- #define bfin_write_PORTI_INEN(val)	bfin_write16(PORTI_INEN, val)
 
- #define bfin_read_PORTI_MUX()		bfin_read32(PORTI_MUX)
 
- #define bfin_write_PORTI_MUX(val)	bfin_write32(PORTI_MUX, val)
 
- /* Port J Registers */
 
- #define bfin_read_PORTJ_FER()		bfin_read16(PORTJ_FER)
 
- #define bfin_write_PORTJ_FER(val)	bfin_write16(PORTJ_FER, val)
 
- #define bfin_read_PORTJ()		bfin_read16(PORTJ)
 
- #define bfin_write_PORTJ(val)		bfin_write16(PORTJ, val)
 
- #define bfin_read_PORTJ_SET()		bfin_read16(PORTJ_SET)
 
- #define bfin_write_PORTJ_SET(val)	bfin_write16(PORTJ_SET, val)
 
- #define bfin_read_PORTJ_CLEAR()		bfin_read16(PORTJ_CLEAR)
 
- #define bfin_write_PORTJ_CLEAR(val)	bfin_write16(PORTJ_CLEAR, val)
 
- #define bfin_read_PORTJ_DIR_SET()	bfin_read16(PORTJ_DIR_SET)
 
- #define bfin_write_PORTJ_DIR_SET(val)	bfin_write16(PORTJ_DIR_SET, val)
 
- #define bfin_read_PORTJ_DIR_CLEAR()	bfin_read16(PORTJ_DIR_CLEAR)
 
- #define bfin_write_PORTJ_DIR_CLEAR(val)	bfin_write16(PORTJ_DIR_CLEAR, val)
 
- #define bfin_read_PORTJ_INEN()		bfin_read16(PORTJ_INEN)
 
- #define bfin_write_PORTJ_INEN(val)	bfin_write16(PORTJ_INEN, val)
 
- #define bfin_read_PORTJ_MUX()		bfin_read32(PORTJ_MUX)
 
- #define bfin_write_PORTJ_MUX(val)	bfin_write32(PORTJ_MUX, val)
 
- /* PWM Timer Registers */
 
- #define bfin_read_TIMER0_CONFIG()		bfin_read16(TIMER0_CONFIG)
 
- #define bfin_write_TIMER0_CONFIG(val)		bfin_write16(TIMER0_CONFIG, val)
 
- #define bfin_read_TIMER0_COUNTER()		bfin_read32(TIMER0_COUNTER)
 
- #define bfin_write_TIMER0_COUNTER(val)		bfin_write32(TIMER0_COUNTER, val)
 
- #define bfin_read_TIMER0_PERIOD()		bfin_read32(TIMER0_PERIOD)
 
- #define bfin_write_TIMER0_PERIOD(val)		bfin_write32(TIMER0_PERIOD, val)
 
- #define bfin_read_TIMER0_WIDTH()		bfin_read32(TIMER0_WIDTH)
 
- #define bfin_write_TIMER0_WIDTH(val)		bfin_write32(TIMER0_WIDTH, val)
 
- #define bfin_read_TIMER1_CONFIG()		bfin_read16(TIMER1_CONFIG)
 
- #define bfin_write_TIMER1_CONFIG(val)		bfin_write16(TIMER1_CONFIG, val)
 
- #define bfin_read_TIMER1_COUNTER()		bfin_read32(TIMER1_COUNTER)
 
- #define bfin_write_TIMER1_COUNTER(val)		bfin_write32(TIMER1_COUNTER, val)
 
- #define bfin_read_TIMER1_PERIOD()		bfin_read32(TIMER1_PERIOD)
 
- #define bfin_write_TIMER1_PERIOD(val)		bfin_write32(TIMER1_PERIOD, val)
 
- #define bfin_read_TIMER1_WIDTH()		bfin_read32(TIMER1_WIDTH)
 
- #define bfin_write_TIMER1_WIDTH(val)		bfin_write32(TIMER1_WIDTH, val)
 
- #define bfin_read_TIMER2_CONFIG()		bfin_read16(TIMER2_CONFIG)
 
- #define bfin_write_TIMER2_CONFIG(val)		bfin_write16(TIMER2_CONFIG, val)
 
- #define bfin_read_TIMER2_COUNTER()		bfin_read32(TIMER2_COUNTER)
 
- #define bfin_write_TIMER2_COUNTER(val)		bfin_write32(TIMER2_COUNTER, val)
 
- #define bfin_read_TIMER2_PERIOD()		bfin_read32(TIMER2_PERIOD)
 
- #define bfin_write_TIMER2_PERIOD(val)		bfin_write32(TIMER2_PERIOD, val)
 
- #define bfin_read_TIMER2_WIDTH()		bfin_read32(TIMER2_WIDTH)
 
- #define bfin_write_TIMER2_WIDTH(val)		bfin_write32(TIMER2_WIDTH, val)
 
- #define bfin_read_TIMER3_CONFIG()		bfin_read16(TIMER3_CONFIG)
 
- #define bfin_write_TIMER3_CONFIG(val)		bfin_write16(TIMER3_CONFIG, val)
 
- #define bfin_read_TIMER3_COUNTER()		bfin_read32(TIMER3_COUNTER)
 
- #define bfin_write_TIMER3_COUNTER(val)		bfin_write32(TIMER3_COUNTER, val)
 
- #define bfin_read_TIMER3_PERIOD()		bfin_read32(TIMER3_PERIOD)
 
- #define bfin_write_TIMER3_PERIOD(val)		bfin_write32(TIMER3_PERIOD, val)
 
- #define bfin_read_TIMER3_WIDTH()		bfin_read32(TIMER3_WIDTH)
 
- #define bfin_write_TIMER3_WIDTH(val)		bfin_write32(TIMER3_WIDTH, val)
 
- #define bfin_read_TIMER4_CONFIG()		bfin_read16(TIMER4_CONFIG)
 
- #define bfin_write_TIMER4_CONFIG(val)		bfin_write16(TIMER4_CONFIG, val)
 
- #define bfin_read_TIMER4_COUNTER()		bfin_read32(TIMER4_COUNTER)
 
- #define bfin_write_TIMER4_COUNTER(val)		bfin_write32(TIMER4_COUNTER, val)
 
- #define bfin_read_TIMER4_PERIOD()		bfin_read32(TIMER4_PERIOD)
 
- #define bfin_write_TIMER4_PERIOD(val)		bfin_write32(TIMER4_PERIOD, val)
 
- #define bfin_read_TIMER4_WIDTH()		bfin_read32(TIMER4_WIDTH)
 
- #define bfin_write_TIMER4_WIDTH(val)		bfin_write32(TIMER4_WIDTH, val)
 
- #define bfin_read_TIMER5_CONFIG()		bfin_read16(TIMER5_CONFIG)
 
- #define bfin_write_TIMER5_CONFIG(val)		bfin_write16(TIMER5_CONFIG, val)
 
- #define bfin_read_TIMER5_COUNTER()		bfin_read32(TIMER5_COUNTER)
 
- #define bfin_write_TIMER5_COUNTER(val)		bfin_write32(TIMER5_COUNTER, val)
 
- #define bfin_read_TIMER5_PERIOD()		bfin_read32(TIMER5_PERIOD)
 
- #define bfin_write_TIMER5_PERIOD(val)		bfin_write32(TIMER5_PERIOD, val)
 
- #define bfin_read_TIMER5_WIDTH()		bfin_read32(TIMER5_WIDTH)
 
- #define bfin_write_TIMER5_WIDTH(val)		bfin_write32(TIMER5_WIDTH, val)
 
- #define bfin_read_TIMER6_CONFIG()		bfin_read16(TIMER6_CONFIG)
 
- #define bfin_write_TIMER6_CONFIG(val)		bfin_write16(TIMER6_CONFIG, val)
 
- #define bfin_read_TIMER6_COUNTER()		bfin_read32(TIMER6_COUNTER)
 
- #define bfin_write_TIMER6_COUNTER(val)		bfin_write32(TIMER6_COUNTER, val)
 
- #define bfin_read_TIMER6_PERIOD()		bfin_read32(TIMER6_PERIOD)
 
- #define bfin_write_TIMER6_PERIOD(val)		bfin_write32(TIMER6_PERIOD, val)
 
- #define bfin_read_TIMER6_WIDTH()		bfin_read32(TIMER6_WIDTH)
 
- #define bfin_write_TIMER6_WIDTH(val)		bfin_write32(TIMER6_WIDTH, val)
 
- #define bfin_read_TIMER7_CONFIG()		bfin_read16(TIMER7_CONFIG)
 
- #define bfin_write_TIMER7_CONFIG(val)		bfin_write16(TIMER7_CONFIG, val)
 
- #define bfin_read_TIMER7_COUNTER()		bfin_read32(TIMER7_COUNTER)
 
- #define bfin_write_TIMER7_COUNTER(val)		bfin_write32(TIMER7_COUNTER, val)
 
- #define bfin_read_TIMER7_PERIOD()		bfin_read32(TIMER7_PERIOD)
 
- #define bfin_write_TIMER7_PERIOD(val)		bfin_write32(TIMER7_PERIOD, val)
 
- #define bfin_read_TIMER7_WIDTH()		bfin_read32(TIMER7_WIDTH)
 
- #define bfin_write_TIMER7_WIDTH(val)		bfin_write32(TIMER7_WIDTH, val)
 
- /* Timer Groubfin_read_() of 8 */
 
- #define bfin_read_TIMER_ENABLE0()		bfin_read16(TIMER_ENABLE0)
 
- #define bfin_write_TIMER_ENABLE0(val)		bfin_write16(TIMER_ENABLE0, val)
 
- #define bfin_read_TIMER_DISABLE0()		bfin_read16(TIMER_DISABLE0)
 
- #define bfin_write_TIMER_DISABLE0(val)		bfin_write16(TIMER_DISABLE0, val)
 
- #define bfin_read_TIMER_STATUS0()		bfin_read32(TIMER_STATUS0)
 
- #define bfin_write_TIMER_STATUS0(val)		bfin_write32(TIMER_STATUS0, val)
 
- /* DMAC1 Registers */
 
- #define bfin_read_DMAC1_TC_PER()			bfin_read16(DMAC1_TC_PER)
 
- #define bfin_write_DMAC1_TC_PER(val)		bfin_write16(DMAC1_TC_PER, val)
 
- #define bfin_read_DMAC1_TC_CNT()			bfin_read16(DMAC1_TC_CNT)
 
- #define bfin_write_DMAC1_TC_CNT(val)		bfin_write16(DMAC1_TC_CNT, val)
 
- /* DMA Channel 12 Registers */
 
- #define bfin_read_DMA12_NEXT_DESC_PTR() 	bfin_read32(DMA12_NEXT_DESC_PTR)
 
- #define bfin_write_DMA12_NEXT_DESC_PTR(val) 	bfin_write32(DMA12_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA12_START_ADDR() 		bfin_read32(DMA12_START_ADDR)
 
- #define bfin_write_DMA12_START_ADDR(val) 	bfin_write32(DMA12_START_ADDR, val)
 
- #define bfin_read_DMA12_CONFIG()		bfin_read16(DMA12_CONFIG)
 
- #define bfin_write_DMA12_CONFIG(val)		bfin_write16(DMA12_CONFIG, val)
 
- #define bfin_read_DMA12_X_COUNT()		bfin_read16(DMA12_X_COUNT)
 
- #define bfin_write_DMA12_X_COUNT(val)		bfin_write16(DMA12_X_COUNT, val)
 
- #define bfin_read_DMA12_X_MODIFY()		bfin_read16(DMA12_X_MODIFY)
 
- #define bfin_write_DMA12_X_MODIFY(val) 		bfin_write16(DMA12_X_MODIFY, val)
 
- #define bfin_read_DMA12_Y_COUNT()		bfin_read16(DMA12_Y_COUNT)
 
- #define bfin_write_DMA12_Y_COUNT(val)		bfin_write16(DMA12_Y_COUNT, val)
 
- #define bfin_read_DMA12_Y_MODIFY()		bfin_read16(DMA12_Y_MODIFY)
 
- #define bfin_write_DMA12_Y_MODIFY(val) 		bfin_write16(DMA12_Y_MODIFY, val)
 
- #define bfin_read_DMA12_CURR_DESC_PTR() 	bfin_read32(DMA12_CURR_DESC_PTR)
 
- #define bfin_write_DMA12_CURR_DESC_PTR(val) 	bfin_write32(DMA12_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA12_CURR_ADDR() 		bfin_read32(DMA12_CURR_ADDR)
 
- #define bfin_write_DMA12_CURR_ADDR(val) 	bfin_write32(DMA12_CURR_ADDR, val)
 
- #define bfin_read_DMA12_IRQ_STATUS()		bfin_read16(DMA12_IRQ_STATUS)
 
- #define bfin_write_DMA12_IRQ_STATUS(val)	bfin_write16(DMA12_IRQ_STATUS, val)
 
- #define bfin_read_DMA12_PERIPHERAL_MAP()	bfin_read16(DMA12_PERIPHERAL_MAP)
 
- #define bfin_write_DMA12_PERIPHERAL_MAP(val)	bfin_write16(DMA12_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA12_CURR_X_COUNT()		bfin_read16(DMA12_CURR_X_COUNT)
 
- #define bfin_write_DMA12_CURR_X_COUNT(val)	bfin_write16(DMA12_CURR_X_COUNT, val)
 
- #define bfin_read_DMA12_CURR_Y_COUNT()		bfin_read16(DMA12_CURR_Y_COUNT)
 
- #define bfin_write_DMA12_CURR_Y_COUNT(val)	bfin_write16(DMA12_CURR_Y_COUNT, val)
 
- /* DMA Channel 13 Registers */
 
- #define bfin_read_DMA13_NEXT_DESC_PTR() 	bfin_read32(DMA13_NEXT_DESC_PTR)
 
- #define bfin_write_DMA13_NEXT_DESC_PTR(val) 	bfin_write32(DMA13_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA13_START_ADDR() 		bfin_read32(DMA13_START_ADDR)
 
- #define bfin_write_DMA13_START_ADDR(val) 	bfin_write32(DMA13_START_ADDR, val)
 
- #define bfin_read_DMA13_CONFIG()		bfin_read16(DMA13_CONFIG)
 
- #define bfin_write_DMA13_CONFIG(val)		bfin_write16(DMA13_CONFIG, val)
 
- #define bfin_read_DMA13_X_COUNT()		bfin_read16(DMA13_X_COUNT)
 
- #define bfin_write_DMA13_X_COUNT(val)		bfin_write16(DMA13_X_COUNT, val)
 
- #define bfin_read_DMA13_X_MODIFY()		bfin_read16(DMA13_X_MODIFY)
 
- #define bfin_write_DMA13_X_MODIFY(val) 		bfin_write16(DMA13_X_MODIFY, val)
 
- #define bfin_read_DMA13_Y_COUNT()		bfin_read16(DMA13_Y_COUNT)
 
- #define bfin_write_DMA13_Y_COUNT(val)		bfin_write16(DMA13_Y_COUNT, val)
 
- #define bfin_read_DMA13_Y_MODIFY()		bfin_read16(DMA13_Y_MODIFY)
 
- #define bfin_write_DMA13_Y_MODIFY(val) 		bfin_write16(DMA13_Y_MODIFY, val)
 
- #define bfin_read_DMA13_CURR_DESC_PTR() 	bfin_read32(DMA13_CURR_DESC_PTR)
 
- #define bfin_write_DMA13_CURR_DESC_PTR(val) 	bfin_write32(DMA13_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA13_CURR_ADDR() 		bfin_read32(DMA13_CURR_ADDR)
 
- #define bfin_write_DMA13_CURR_ADDR(val) 	bfin_write32(DMA13_CURR_ADDR, val)
 
- #define bfin_read_DMA13_IRQ_STATUS()		bfin_read16(DMA13_IRQ_STATUS)
 
- #define bfin_write_DMA13_IRQ_STATUS(val)	bfin_write16(DMA13_IRQ_STATUS, val)
 
- #define bfin_read_DMA13_PERIPHERAL_MAP()	bfin_read16(DMA13_PERIPHERAL_MAP)
 
- #define bfin_write_DMA13_PERIPHERAL_MAP(val)	bfin_write16(DMA13_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA13_CURR_X_COUNT()		bfin_read16(DMA13_CURR_X_COUNT)
 
- #define bfin_write_DMA13_CURR_X_COUNT(val)	bfin_write16(DMA13_CURR_X_COUNT, val)
 
- #define bfin_read_DMA13_CURR_Y_COUNT()		bfin_read16(DMA13_CURR_Y_COUNT)
 
- #define bfin_write_DMA13_CURR_Y_COUNT(val)	bfin_write16(DMA13_CURR_Y_COUNT, val)
 
- /* DMA Channel 14 Registers */
 
- #define bfin_read_DMA14_NEXT_DESC_PTR() 	bfin_read32(DMA14_NEXT_DESC_PTR)
 
- #define bfin_write_DMA14_NEXT_DESC_PTR(val) 	bfin_write32(DMA14_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA14_START_ADDR() 		bfin_read32(DMA14_START_ADDR)
 
- #define bfin_write_DMA14_START_ADDR(val) 	bfin_write32(DMA14_START_ADDR, val)
 
- #define bfin_read_DMA14_CONFIG()		bfin_read16(DMA14_CONFIG)
 
- #define bfin_write_DMA14_CONFIG(val)		bfin_write16(DMA14_CONFIG, val)
 
- #define bfin_read_DMA14_X_COUNT()		bfin_read16(DMA14_X_COUNT)
 
- #define bfin_write_DMA14_X_COUNT(val)		bfin_write16(DMA14_X_COUNT, val)
 
- #define bfin_read_DMA14_X_MODIFY()		bfin_read16(DMA14_X_MODIFY)
 
- #define bfin_write_DMA14_X_MODIFY(val) 		bfin_write16(DMA14_X_MODIFY, val)
 
- #define bfin_read_DMA14_Y_COUNT()		bfin_read16(DMA14_Y_COUNT)
 
- #define bfin_write_DMA14_Y_COUNT(val)		bfin_write16(DMA14_Y_COUNT, val)
 
- #define bfin_read_DMA14_Y_MODIFY()		bfin_read16(DMA14_Y_MODIFY)
 
- #define bfin_write_DMA14_Y_MODIFY(val) 		bfin_write16(DMA14_Y_MODIFY, val)
 
- #define bfin_read_DMA14_CURR_DESC_PTR() 	bfin_read32(DMA14_CURR_DESC_PTR)
 
- #define bfin_write_DMA14_CURR_DESC_PTR(val) 	bfin_write32(DMA14_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA14_CURR_ADDR() 		bfin_read32(DMA14_CURR_ADDR)
 
- #define bfin_write_DMA14_CURR_ADDR(val) 	bfin_write32(DMA14_CURR_ADDR, val)
 
- #define bfin_read_DMA14_IRQ_STATUS()		bfin_read16(DMA14_IRQ_STATUS)
 
- #define bfin_write_DMA14_IRQ_STATUS(val)	bfin_write16(DMA14_IRQ_STATUS, val)
 
- #define bfin_read_DMA14_PERIPHERAL_MAP()	bfin_read16(DMA14_PERIPHERAL_MAP)
 
- #define bfin_write_DMA14_PERIPHERAL_MAP(val)	bfin_write16(DMA14_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA14_CURR_X_COUNT()		bfin_read16(DMA14_CURR_X_COUNT)
 
- #define bfin_write_DMA14_CURR_X_COUNT(val)	bfin_write16(DMA14_CURR_X_COUNT, val)
 
- #define bfin_read_DMA14_CURR_Y_COUNT()		bfin_read16(DMA14_CURR_Y_COUNT)
 
- #define bfin_write_DMA14_CURR_Y_COUNT(val)	bfin_write16(DMA14_CURR_Y_COUNT, val)
 
- /* DMA Channel 15 Registers */
 
- #define bfin_read_DMA15_NEXT_DESC_PTR() 	bfin_read32(DMA15_NEXT_DESC_PTR)
 
- #define bfin_write_DMA15_NEXT_DESC_PTR(val) 	bfin_write32(DMA15_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA15_START_ADDR() 		bfin_read32(DMA15_START_ADDR)
 
- #define bfin_write_DMA15_START_ADDR(val) 	bfin_write32(DMA15_START_ADDR, val)
 
- #define bfin_read_DMA15_CONFIG()		bfin_read16(DMA15_CONFIG)
 
- #define bfin_write_DMA15_CONFIG(val)		bfin_write16(DMA15_CONFIG, val)
 
- #define bfin_read_DMA15_X_COUNT()		bfin_read16(DMA15_X_COUNT)
 
- #define bfin_write_DMA15_X_COUNT(val)		bfin_write16(DMA15_X_COUNT, val)
 
- #define bfin_read_DMA15_X_MODIFY()		bfin_read16(DMA15_X_MODIFY)
 
- #define bfin_write_DMA15_X_MODIFY(val) 		bfin_write16(DMA15_X_MODIFY, val)
 
- #define bfin_read_DMA15_Y_COUNT()		bfin_read16(DMA15_Y_COUNT)
 
- #define bfin_write_DMA15_Y_COUNT(val)		bfin_write16(DMA15_Y_COUNT, val)
 
- #define bfin_read_DMA15_Y_MODIFY()		bfin_read16(DMA15_Y_MODIFY)
 
- #define bfin_write_DMA15_Y_MODIFY(val) 		bfin_write16(DMA15_Y_MODIFY, val)
 
- #define bfin_read_DMA15_CURR_DESC_PTR() 	bfin_read32(DMA15_CURR_DESC_PTR)
 
- #define bfin_write_DMA15_CURR_DESC_PTR(val) 	bfin_write32(DMA15_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA15_CURR_ADDR() 		bfin_read32(DMA15_CURR_ADDR)
 
- #define bfin_write_DMA15_CURR_ADDR(val) 	bfin_write32(DMA15_CURR_ADDR, val)
 
- #define bfin_read_DMA15_IRQ_STATUS()		bfin_read16(DMA15_IRQ_STATUS)
 
- #define bfin_write_DMA15_IRQ_STATUS(val)	bfin_write16(DMA15_IRQ_STATUS, val)
 
- #define bfin_read_DMA15_PERIPHERAL_MAP()	bfin_read16(DMA15_PERIPHERAL_MAP)
 
- #define bfin_write_DMA15_PERIPHERAL_MAP(val)	bfin_write16(DMA15_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA15_CURR_X_COUNT()		bfin_read16(DMA15_CURR_X_COUNT)
 
- #define bfin_write_DMA15_CURR_X_COUNT(val)	bfin_write16(DMA15_CURR_X_COUNT, val)
 
- #define bfin_read_DMA15_CURR_Y_COUNT()		bfin_read16(DMA15_CURR_Y_COUNT)
 
- #define bfin_write_DMA15_CURR_Y_COUNT(val)	bfin_write16(DMA15_CURR_Y_COUNT, val)
 
- /* DMA Channel 16 Registers */
 
- #define bfin_read_DMA16_NEXT_DESC_PTR() 	bfin_read32(DMA16_NEXT_DESC_PTR)
 
- #define bfin_write_DMA16_NEXT_DESC_PTR(val) 	bfin_write32(DMA16_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA16_START_ADDR() 		bfin_read32(DMA16_START_ADDR)
 
- #define bfin_write_DMA16_START_ADDR(val) 	bfin_write32(DMA16_START_ADDR, val)
 
- #define bfin_read_DMA16_CONFIG()		bfin_read16(DMA16_CONFIG)
 
- #define bfin_write_DMA16_CONFIG(val)		bfin_write16(DMA16_CONFIG, val)
 
- #define bfin_read_DMA16_X_COUNT()		bfin_read16(DMA16_X_COUNT)
 
- #define bfin_write_DMA16_X_COUNT(val)		bfin_write16(DMA16_X_COUNT, val)
 
- #define bfin_read_DMA16_X_MODIFY()		bfin_read16(DMA16_X_MODIFY)
 
- #define bfin_write_DMA16_X_MODIFY(val) 		bfin_write16(DMA16_X_MODIFY, val)
 
- #define bfin_read_DMA16_Y_COUNT()		bfin_read16(DMA16_Y_COUNT)
 
- #define bfin_write_DMA16_Y_COUNT(val)		bfin_write16(DMA16_Y_COUNT, val)
 
- #define bfin_read_DMA16_Y_MODIFY()		bfin_read16(DMA16_Y_MODIFY)
 
- #define bfin_write_DMA16_Y_MODIFY(val) 		bfin_write16(DMA16_Y_MODIFY, val)
 
- #define bfin_read_DMA16_CURR_DESC_PTR() 	bfin_read32(DMA16_CURR_DESC_PTR)
 
- #define bfin_write_DMA16_CURR_DESC_PTR(val) 	bfin_write32(DMA16_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA16_CURR_ADDR() 		bfin_read32(DMA16_CURR_ADDR)
 
- #define bfin_write_DMA16_CURR_ADDR(val) 	bfin_write32(DMA16_CURR_ADDR, val)
 
- #define bfin_read_DMA16_IRQ_STATUS()		bfin_read16(DMA16_IRQ_STATUS)
 
- #define bfin_write_DMA16_IRQ_STATUS(val)	bfin_write16(DMA16_IRQ_STATUS, val)
 
- #define bfin_read_DMA16_PERIPHERAL_MAP()	bfin_read16(DMA16_PERIPHERAL_MAP)
 
- #define bfin_write_DMA16_PERIPHERAL_MAP(val)	bfin_write16(DMA16_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA16_CURR_X_COUNT()		bfin_read16(DMA16_CURR_X_COUNT)
 
- #define bfin_write_DMA16_CURR_X_COUNT(val)	bfin_write16(DMA16_CURR_X_COUNT, val)
 
- #define bfin_read_DMA16_CURR_Y_COUNT()		bfin_read16(DMA16_CURR_Y_COUNT)
 
- #define bfin_write_DMA16_CURR_Y_COUNT(val)	bfin_write16(DMA16_CURR_Y_COUNT, val)
 
- /* DMA Channel 17 Registers */
 
- #define bfin_read_DMA17_NEXT_DESC_PTR() 	bfin_read32(DMA17_NEXT_DESC_PTR)
 
- #define bfin_write_DMA17_NEXT_DESC_PTR(val) 	bfin_write32(DMA17_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA17_START_ADDR() 		bfin_read32(DMA17_START_ADDR)
 
- #define bfin_write_DMA17_START_ADDR(val) 	bfin_write32(DMA17_START_ADDR, val)
 
- #define bfin_read_DMA17_CONFIG()		bfin_read16(DMA17_CONFIG)
 
- #define bfin_write_DMA17_CONFIG(val)		bfin_write16(DMA17_CONFIG, val)
 
- #define bfin_read_DMA17_X_COUNT()		bfin_read16(DMA17_X_COUNT)
 
- #define bfin_write_DMA17_X_COUNT(val)		bfin_write16(DMA17_X_COUNT, val)
 
- #define bfin_read_DMA17_X_MODIFY()		bfin_read16(DMA17_X_MODIFY)
 
- #define bfin_write_DMA17_X_MODIFY(val) 		bfin_write16(DMA17_X_MODIFY, val)
 
- #define bfin_read_DMA17_Y_COUNT()		bfin_read16(DMA17_Y_COUNT)
 
- #define bfin_write_DMA17_Y_COUNT(val)		bfin_write16(DMA17_Y_COUNT, val)
 
- #define bfin_read_DMA17_Y_MODIFY()		bfin_read16(DMA17_Y_MODIFY)
 
- #define bfin_write_DMA17_Y_MODIFY(val) 		bfin_write16(DMA17_Y_MODIFY, val)
 
- #define bfin_read_DMA17_CURR_DESC_PTR() 	bfin_read32(DMA17_CURR_DESC_PTR)
 
- #define bfin_write_DMA17_CURR_DESC_PTR(val) 	bfin_write32(DMA17_CURR_DESC_PTR, val)
 
- #define bfin_read_DMA17_CURR_ADDR() 		bfin_read32(DMA17_CURR_ADDR)
 
- #define bfin_write_DMA17_CURR_ADDR(val) 	bfin_write32(DMA17_CURR_ADDR, val)
 
- #define bfin_read_DMA17_IRQ_STATUS()		bfin_read16(DMA17_IRQ_STATUS)
 
- #define bfin_write_DMA17_IRQ_STATUS(val)	bfin_write16(DMA17_IRQ_STATUS, val)
 
- #define bfin_read_DMA17_PERIPHERAL_MAP()	bfin_read16(DMA17_PERIPHERAL_MAP)
 
- #define bfin_write_DMA17_PERIPHERAL_MAP(val)	bfin_write16(DMA17_PERIPHERAL_MAP, val)
 
- #define bfin_read_DMA17_CURR_X_COUNT()		bfin_read16(DMA17_CURR_X_COUNT)
 
- #define bfin_write_DMA17_CURR_X_COUNT(val)	bfin_write16(DMA17_CURR_X_COUNT, val)
 
- #define bfin_read_DMA17_CURR_Y_COUNT()		bfin_read16(DMA17_CURR_Y_COUNT)
 
- #define bfin_write_DMA17_CURR_Y_COUNT(val)	bfin_write16(DMA17_CURR_Y_COUNT, val)
 
- /* DMA Channel 18 Registers */
 
- #define bfin_read_DMA18_NEXT_DESC_PTR() 	bfin_read32(DMA18_NEXT_DESC_PTR)
 
- #define bfin_write_DMA18_NEXT_DESC_PTR(val) 	bfin_write32(DMA18_NEXT_DESC_PTR, val)
 
- #define bfin_read_DMA18_START_ADDR() 		bfin_read32(DMA18_START_ADDR)
 
- #define bfin_write_DMA18_START_ADDR(val) 	bfin_write32(DMA18_START_ADDR, val)
 
- #define bfin_read_DMA18_CONFIG()		bfin_read16(DMA18_CONFIG)
 
 
  |