| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226 | 
							- /*
 
-  * Copyright (C) 2005-2006 Atmel Corporation
 
-  *
 
-  * This program is free software; you can redistribute it and/or modify
 
-  * it under the terms of the GNU General Public License version 2 as
 
-  * published by the Free Software Foundation.
 
-  */
 
- #include <linux/clk.h>
 
- #include <linux/delay.h>
 
- #include <linux/dw_dmac.h>
 
- #include <linux/fb.h>
 
- #include <linux/init.h>
 
- #include <linux/platform_device.h>
 
- #include <linux/dma-mapping.h>
 
- #include <linux/slab.h>
 
- #include <linux/gpio.h>
 
- #include <linux/spi/spi.h>
 
- #include <linux/usb/atmel_usba_udc.h>
 
- #include <mach/atmel-mci.h>
 
- #include <linux/atmel-mci.h>
 
- #include <asm/io.h>
 
- #include <asm/irq.h>
 
- #include <mach/at32ap700x.h>
 
- #include <mach/board.h>
 
- #include <mach/hmatrix.h>
 
- #include <mach/portmux.h>
 
- #include <mach/sram.h>
 
- #include <sound/atmel-abdac.h>
 
- #include <sound/atmel-ac97c.h>
 
- #include <video/atmel_lcdc.h>
 
- #include "clock.h"
 
- #include "pio.h"
 
- #include "pm.h"
 
- #define PBMEM(base)					\
 
- 	{						\
 
- 		.start		= base,			\
 
- 		.end		= base + 0x3ff,		\
 
- 		.flags		= IORESOURCE_MEM,	\
 
- 	}
 
- #define IRQ(num)					\
 
- 	{						\
 
- 		.start		= num,			\
 
- 		.end		= num,			\
 
- 		.flags		= IORESOURCE_IRQ,	\
 
- 	}
 
- #define NAMED_IRQ(num, _name)				\
 
- 	{						\
 
- 		.start		= num,			\
 
- 		.end		= num,			\
 
- 		.name		= _name,		\
 
- 		.flags		= IORESOURCE_IRQ,	\
 
- 	}
 
- /* REVISIT these assume *every* device supports DMA, but several
 
-  * don't ... tc, smc, pio, rtc, watchdog, pwm, ps2, and more.
 
-  */
 
- #define DEFINE_DEV(_name, _id)					\
 
- static u64 _name##_id##_dma_mask = DMA_BIT_MASK(32);		\
 
- static struct platform_device _name##_id##_device = {		\
 
- 	.name		= #_name,				\
 
- 	.id		= _id,					\
 
- 	.dev		= {					\
 
- 		.dma_mask = &_name##_id##_dma_mask,		\
 
- 		.coherent_dma_mask = DMA_BIT_MASK(32),		\
 
- 	},							\
 
- 	.resource	= _name##_id##_resource,		\
 
- 	.num_resources	= ARRAY_SIZE(_name##_id##_resource),	\
 
- }
 
- #define DEFINE_DEV_DATA(_name, _id)				\
 
- static u64 _name##_id##_dma_mask = DMA_BIT_MASK(32);		\
 
- static struct platform_device _name##_id##_device = {		\
 
- 	.name		= #_name,				\
 
- 	.id		= _id,					\
 
- 	.dev		= {					\
 
- 		.dma_mask = &_name##_id##_dma_mask,		\
 
- 		.platform_data	= &_name##_id##_data,		\
 
- 		.coherent_dma_mask = DMA_BIT_MASK(32),		\
 
- 	},							\
 
- 	.resource	= _name##_id##_resource,		\
 
- 	.num_resources	= ARRAY_SIZE(_name##_id##_resource),	\
 
- }
 
- #define select_peripheral(port, pin_mask, periph, flags)	\
 
- 	at32_select_periph(GPIO_##port##_BASE, pin_mask,	\
 
- 			   GPIO_##periph, flags)
 
- #define DEV_CLK(_name, devname, bus, _index)			\
 
- static struct clk devname##_##_name = {				\
 
- 	.name		= #_name,				\
 
- 	.dev		= &devname##_device.dev,		\
 
- 	.parent		= &bus##_clk,				\
 
- 	.mode		= bus##_clk_mode,			\
 
- 	.get_rate	= bus##_clk_get_rate,			\
 
- 	.index		= _index,				\
 
- }
 
- static DEFINE_SPINLOCK(pm_lock);
 
- static struct clk osc0;
 
- static struct clk osc1;
 
- static unsigned long osc_get_rate(struct clk *clk)
 
- {
 
- 	return at32_board_osc_rates[clk->index];
 
- }
 
- static unsigned long pll_get_rate(struct clk *clk, unsigned long control)
 
- {
 
- 	unsigned long div, mul, rate;
 
- 	div = PM_BFEXT(PLLDIV, control) + 1;
 
- 	mul = PM_BFEXT(PLLMUL, control) + 1;
 
- 	rate = clk->parent->get_rate(clk->parent);
 
- 	rate = (rate + div / 2) / div;
 
- 	rate *= mul;
 
- 	return rate;
 
- }
 
- static long pll_set_rate(struct clk *clk, unsigned long rate,
 
- 			 u32 *pll_ctrl)
 
- {
 
- 	unsigned long mul;
 
- 	unsigned long mul_best_fit = 0;
 
- 	unsigned long div;
 
- 	unsigned long div_min;
 
- 	unsigned long div_max;
 
- 	unsigned long div_best_fit = 0;
 
- 	unsigned long base;
 
- 	unsigned long pll_in;
 
- 	unsigned long actual = 0;
 
- 	unsigned long rate_error;
 
- 	unsigned long rate_error_prev = ~0UL;
 
- 	u32 ctrl;
 
- 	/* Rate must be between 80 MHz and 200 Mhz. */
 
- 	if (rate < 80000000UL || rate > 200000000UL)
 
- 		return -EINVAL;
 
- 	ctrl = PM_BF(PLLOPT, 4);
 
- 	base = clk->parent->get_rate(clk->parent);
 
- 	/* PLL input frequency must be between 6 MHz and 32 MHz. */
 
- 	div_min = DIV_ROUND_UP(base, 32000000UL);
 
- 	div_max = base / 6000000UL;
 
- 	if (div_max < div_min)
 
- 		return -EINVAL;
 
- 	for (div = div_min; div <= div_max; div++) {
 
- 		pll_in = (base + div / 2) / div;
 
- 		mul = (rate + pll_in / 2) / pll_in;
 
- 		if (mul == 0)
 
- 			continue;
 
- 		actual = pll_in * mul;
 
- 		rate_error = abs(actual - rate);
 
- 		if (rate_error < rate_error_prev) {
 
- 			mul_best_fit = mul;
 
- 			div_best_fit = div;
 
- 			rate_error_prev = rate_error;
 
- 		}
 
- 		if (rate_error == 0)
 
- 			break;
 
- 	}
 
- 	if (div_best_fit == 0)
 
- 		return -EINVAL;
 
- 	ctrl |= PM_BF(PLLMUL, mul_best_fit - 1);
 
- 	ctrl |= PM_BF(PLLDIV, div_best_fit - 1);
 
- 	ctrl |= PM_BF(PLLCOUNT, 16);
 
- 	if (clk->parent == &osc1)
 
- 		ctrl |= PM_BIT(PLLOSC);
 
- 	*pll_ctrl = ctrl;
 
- 	return actual;
 
- }
 
- static unsigned long pll0_get_rate(struct clk *clk)
 
- {
 
- 	u32 control;
 
- 	control = pm_readl(PLL0);
 
- 	return pll_get_rate(clk, control);
 
- }
 
- static void pll1_mode(struct clk *clk, int enabled)
 
- {
 
- 	unsigned long timeout;
 
- 	u32 status;
 
- 	u32 ctrl;
 
- 	ctrl = pm_readl(PLL1);
 
- 	if (enabled) {
 
- 		if (!PM_BFEXT(PLLMUL, ctrl) && !PM_BFEXT(PLLDIV, ctrl)) {
 
- 			pr_debug("clk %s: failed to enable, rate not set\n",
 
- 					clk->name);
 
- 			return;
 
- 		}
 
- 		ctrl |= PM_BIT(PLLEN);
 
- 		pm_writel(PLL1, ctrl);
 
- 		/* Wait for PLL lock. */
 
- 		for (timeout = 10000; timeout; timeout--) {
 
- 			status = pm_readl(ISR);
 
- 			if (status & PM_BIT(LOCK1))
 
- 				break;
 
- 			udelay(10);
 
- 		}
 
- 		if (!(status & PM_BIT(LOCK1)))
 
- 			printk(KERN_ERR "clk %s: timeout waiting for lock\n",
 
- 					clk->name);
 
- 	} else {
 
- 		ctrl &= ~PM_BIT(PLLEN);
 
- 		pm_writel(PLL1, ctrl);
 
- 	}
 
- }
 
- static unsigned long pll1_get_rate(struct clk *clk)
 
- {
 
- 	u32 control;
 
- 	control = pm_readl(PLL1);
 
- 	return pll_get_rate(clk, control);
 
- }
 
- static long pll1_set_rate(struct clk *clk, unsigned long rate, int apply)
 
- {
 
- 	u32 ctrl = 0;
 
- 	unsigned long actual_rate;
 
- 	actual_rate = pll_set_rate(clk, rate, &ctrl);
 
- 	if (apply) {
 
- 		if (actual_rate != rate)
 
- 			return -EINVAL;
 
- 		if (clk->users > 0)
 
- 			return -EBUSY;
 
- 		pr_debug(KERN_INFO "clk %s: new rate %lu (actual rate %lu)\n",
 
- 				clk->name, rate, actual_rate);
 
- 		pm_writel(PLL1, ctrl);
 
- 	}
 
- 	return actual_rate;
 
- }
 
- static int pll1_set_parent(struct clk *clk, struct clk *parent)
 
- {
 
- 	u32 ctrl;
 
- 	if (clk->users > 0)
 
- 		return -EBUSY;
 
- 	ctrl = pm_readl(PLL1);
 
- 	WARN_ON(ctrl & PM_BIT(PLLEN));
 
- 	if (parent == &osc0)
 
- 		ctrl &= ~PM_BIT(PLLOSC);
 
- 	else if (parent == &osc1)
 
- 		ctrl |= PM_BIT(PLLOSC);
 
- 	else
 
- 		return -EINVAL;
 
- 	pm_writel(PLL1, ctrl);
 
- 	clk->parent = parent;
 
- 	return 0;
 
- }
 
- /*
 
-  * The AT32AP7000 has five primary clock sources: One 32kHz
 
-  * oscillator, two crystal oscillators and two PLLs.
 
-  */
 
- static struct clk osc32k = {
 
- 	.name		= "osc32k",
 
- 	.get_rate	= osc_get_rate,
 
- 	.users		= 1,
 
- 	.index		= 0,
 
- };
 
- static struct clk osc0 = {
 
- 	.name		= "osc0",
 
- 	.get_rate	= osc_get_rate,
 
- 	.users		= 1,
 
- 	.index		= 1,
 
- };
 
- static struct clk osc1 = {
 
- 	.name		= "osc1",
 
- 	.get_rate	= osc_get_rate,
 
- 	.index		= 2,
 
- };
 
- static struct clk pll0 = {
 
- 	.name		= "pll0",
 
- 	.get_rate	= pll0_get_rate,
 
- 	.parent		= &osc0,
 
- };
 
- static struct clk pll1 = {
 
- 	.name		= "pll1",
 
- 	.mode		= pll1_mode,
 
- 	.get_rate	= pll1_get_rate,
 
- 	.set_rate	= pll1_set_rate,
 
- 	.set_parent	= pll1_set_parent,
 
- 	.parent		= &osc0,
 
- };
 
- /*
 
-  * The main clock can be either osc0 or pll0.  The boot loader may
 
-  * have chosen one for us, so we don't really know which one until we
 
-  * have a look at the SM.
 
-  */
 
- static struct clk *main_clock;
 
- /*
 
-  * Synchronous clocks are generated from the main clock. The clocks
 
-  * must satisfy the constraint
 
-  *   fCPU >= fHSB >= fPB
 
-  * i.e. each clock must not be faster than its parent.
 
-  */
 
- static unsigned long bus_clk_get_rate(struct clk *clk, unsigned int shift)
 
- {
 
- 	return main_clock->get_rate(main_clock) >> shift;
 
- };
 
- static void cpu_clk_mode(struct clk *clk, int enabled)
 
- {
 
- 	unsigned long flags;
 
- 	u32 mask;
 
- 	spin_lock_irqsave(&pm_lock, flags);
 
- 	mask = pm_readl(CPU_MASK);
 
- 	if (enabled)
 
- 		mask |= 1 << clk->index;
 
- 	else
 
- 		mask &= ~(1 << clk->index);
 
- 	pm_writel(CPU_MASK, mask);
 
- 	spin_unlock_irqrestore(&pm_lock, flags);
 
- }
 
- static unsigned long cpu_clk_get_rate(struct clk *clk)
 
- {
 
- 	unsigned long cksel, shift = 0;
 
- 	cksel = pm_readl(CKSEL);
 
- 	if (cksel & PM_BIT(CPUDIV))
 
- 		shift = PM_BFEXT(CPUSEL, cksel) + 1;
 
- 	return bus_clk_get_rate(clk, shift);
 
- }
 
- static long cpu_clk_set_rate(struct clk *clk, unsigned long rate, int apply)
 
- {
 
- 	u32 control;
 
- 	unsigned long parent_rate, child_div, actual_rate, div;
 
- 	parent_rate = clk->parent->get_rate(clk->parent);
 
- 	control = pm_readl(CKSEL);
 
- 	if (control & PM_BIT(HSBDIV))
 
- 		child_div = 1 << (PM_BFEXT(HSBSEL, control) + 1);
 
- 	else
 
- 		child_div = 1;
 
- 	if (rate > 3 * (parent_rate / 4) || child_div == 1) {
 
- 		actual_rate = parent_rate;
 
- 		control &= ~PM_BIT(CPUDIV);
 
- 	} else {
 
- 		unsigned int cpusel;
 
- 		div = (parent_rate + rate / 2) / rate;
 
- 		if (div > child_div)
 
- 			div = child_div;
 
- 		cpusel = (div > 1) ? (fls(div) - 2) : 0;
 
- 		control = PM_BIT(CPUDIV) | PM_BFINS(CPUSEL, cpusel, control);
 
- 		actual_rate = parent_rate / (1 << (cpusel + 1));
 
- 	}
 
- 	pr_debug("clk %s: new rate %lu (actual rate %lu)\n",
 
- 			clk->name, rate, actual_rate);
 
- 	if (apply)
 
- 		pm_writel(CKSEL, control);
 
- 	return actual_rate;
 
- }
 
- static void hsb_clk_mode(struct clk *clk, int enabled)
 
- {
 
- 	unsigned long flags;
 
- 	u32 mask;
 
- 	spin_lock_irqsave(&pm_lock, flags);
 
- 	mask = pm_readl(HSB_MASK);
 
- 	if (enabled)
 
- 		mask |= 1 << clk->index;
 
- 	else
 
- 		mask &= ~(1 << clk->index);
 
- 	pm_writel(HSB_MASK, mask);
 
- 	spin_unlock_irqrestore(&pm_lock, flags);
 
- }
 
- static unsigned long hsb_clk_get_rate(struct clk *clk)
 
- {
 
- 	unsigned long cksel, shift = 0;
 
- 	cksel = pm_readl(CKSEL);
 
- 	if (cksel & PM_BIT(HSBDIV))
 
- 		shift = PM_BFEXT(HSBSEL, cksel) + 1;
 
- 	return bus_clk_get_rate(clk, shift);
 
- }
 
- void pba_clk_mode(struct clk *clk, int enabled)
 
- {
 
- 	unsigned long flags;
 
- 	u32 mask;
 
- 	spin_lock_irqsave(&pm_lock, flags);
 
- 	mask = pm_readl(PBA_MASK);
 
- 	if (enabled)
 
- 		mask |= 1 << clk->index;
 
- 	else
 
- 		mask &= ~(1 << clk->index);
 
- 	pm_writel(PBA_MASK, mask);
 
- 	spin_unlock_irqrestore(&pm_lock, flags);
 
- }
 
- unsigned long pba_clk_get_rate(struct clk *clk)
 
- {
 
- 	unsigned long cksel, shift = 0;
 
- 	cksel = pm_readl(CKSEL);
 
- 	if (cksel & PM_BIT(PBADIV))
 
- 		shift = PM_BFEXT(PBASEL, cksel) + 1;
 
- 	return bus_clk_get_rate(clk, shift);
 
- }
 
- static void pbb_clk_mode(struct clk *clk, int enabled)
 
- {
 
- 	unsigned long flags;
 
- 	u32 mask;
 
- 	spin_lock_irqsave(&pm_lock, flags);
 
- 	mask = pm_readl(PBB_MASK);
 
- 	if (enabled)
 
- 		mask |= 1 << clk->index;
 
- 	else
 
- 		mask &= ~(1 << clk->index);
 
- 	pm_writel(PBB_MASK, mask);
 
- 	spin_unlock_irqrestore(&pm_lock, flags);
 
- }
 
- static unsigned long pbb_clk_get_rate(struct clk *clk)
 
- {
 
- 	unsigned long cksel, shift = 0;
 
- 	cksel = pm_readl(CKSEL);
 
- 	if (cksel & PM_BIT(PBBDIV))
 
- 		shift = PM_BFEXT(PBBSEL, cksel) + 1;
 
- 	return bus_clk_get_rate(clk, shift);
 
- }
 
- static struct clk cpu_clk = {
 
- 	.name		= "cpu",
 
- 	.get_rate	= cpu_clk_get_rate,
 
- 	.set_rate	= cpu_clk_set_rate,
 
- 	.users		= 1,
 
- };
 
- static struct clk hsb_clk = {
 
- 	.name		= "hsb",
 
- 	.parent		= &cpu_clk,
 
- 	.get_rate	= hsb_clk_get_rate,
 
- };
 
- static struct clk pba_clk = {
 
- 	.name		= "pba",
 
- 	.parent		= &hsb_clk,
 
- 	.mode		= hsb_clk_mode,
 
- 	.get_rate	= pba_clk_get_rate,
 
- 	.index		= 1,
 
- };
 
- static struct clk pbb_clk = {
 
- 	.name		= "pbb",
 
- 	.parent		= &hsb_clk,
 
- 	.mode		= hsb_clk_mode,
 
- 	.get_rate	= pbb_clk_get_rate,
 
- 	.users		= 1,
 
- 	.index		= 2,
 
- };
 
- /* --------------------------------------------------------------------
 
-  *  Generic Clock operations
 
-  * -------------------------------------------------------------------- */
 
- static void genclk_mode(struct clk *clk, int enabled)
 
- {
 
- 	u32 control;
 
- 	control = pm_readl(GCCTRL(clk->index));
 
- 	if (enabled)
 
- 		control |= PM_BIT(CEN);
 
- 	else
 
- 		control &= ~PM_BIT(CEN);
 
- 	pm_writel(GCCTRL(clk->index), control);
 
- }
 
- static unsigned long genclk_get_rate(struct clk *clk)
 
- {
 
- 	u32 control;
 
- 	unsigned long div = 1;
 
- 	control = pm_readl(GCCTRL(clk->index));
 
- 	if (control & PM_BIT(DIVEN))
 
- 		div = 2 * (PM_BFEXT(DIV, control) + 1);
 
- 	return clk->parent->get_rate(clk->parent) / div;
 
- }
 
- static long genclk_set_rate(struct clk *clk, unsigned long rate, int apply)
 
- {
 
- 	u32 control;
 
- 	unsigned long parent_rate, actual_rate, div;
 
- 	parent_rate = clk->parent->get_rate(clk->parent);
 
- 	control = pm_readl(GCCTRL(clk->index));
 
- 	if (rate > 3 * parent_rate / 4) {
 
- 		actual_rate = parent_rate;
 
- 		control &= ~PM_BIT(DIVEN);
 
- 	} else {
 
- 		div = (parent_rate + rate) / (2 * rate) - 1;
 
- 		control = PM_BFINS(DIV, div, control) | PM_BIT(DIVEN);
 
- 		actual_rate = parent_rate / (2 * (div + 1));
 
- 	}
 
- 	dev_dbg(clk->dev, "clk %s: new rate %lu (actual rate %lu)\n",
 
- 		clk->name, rate, actual_rate);
 
- 	if (apply)
 
- 		pm_writel(GCCTRL(clk->index), control);
 
- 	return actual_rate;
 
- }
 
- int genclk_set_parent(struct clk *clk, struct clk *parent)
 
- {
 
- 	u32 control;
 
- 	dev_dbg(clk->dev, "clk %s: new parent %s (was %s)\n",
 
- 		clk->name, parent->name, clk->parent->name);
 
- 	control = pm_readl(GCCTRL(clk->index));
 
- 	if (parent == &osc1 || parent == &pll1)
 
- 		control |= PM_BIT(OSCSEL);
 
- 	else if (parent == &osc0 || parent == &pll0)
 
- 		control &= ~PM_BIT(OSCSEL);
 
- 	else
 
- 		return -EINVAL;
 
- 	if (parent == &pll0 || parent == &pll1)
 
- 		control |= PM_BIT(PLLSEL);
 
- 	else
 
- 		control &= ~PM_BIT(PLLSEL);
 
- 	pm_writel(GCCTRL(clk->index), control);
 
- 	clk->parent = parent;
 
- 	return 0;
 
- }
 
- static void __init genclk_init_parent(struct clk *clk)
 
- {
 
- 	u32 control;
 
- 	struct clk *parent;
 
- 	BUG_ON(clk->index > 7);
 
- 	control = pm_readl(GCCTRL(clk->index));
 
- 	if (control & PM_BIT(OSCSEL))
 
- 		parent = (control & PM_BIT(PLLSEL)) ? &pll1 : &osc1;
 
- 	else
 
- 		parent = (control & PM_BIT(PLLSEL)) ? &pll0 : &osc0;
 
- 	clk->parent = parent;
 
- }
 
- static struct dw_dma_platform_data dw_dmac0_data = {
 
- 	.nr_channels	= 3,
 
- 	.block_size	= 4095U,
 
- 	.nr_masters	= 2,
 
- 	.data_width	= { 2, 2, 0, 0 },
 
- };
 
- static struct resource dw_dmac0_resource[] = {
 
- 	PBMEM(0xff200000),
 
- 	IRQ(2),
 
- };
 
- DEFINE_DEV_DATA(dw_dmac, 0);
 
- DEV_CLK(hclk, dw_dmac0, hsb, 10);
 
- /* --------------------------------------------------------------------
 
-  *  System peripherals
 
-  * -------------------------------------------------------------------- */
 
- static struct resource at32_pm0_resource[] = {
 
- 	{
 
- 		.start	= 0xfff00000,
 
- 		.end	= 0xfff0007f,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	IRQ(20),
 
- };
 
- static struct resource at32ap700x_rtc0_resource[] = {
 
- 	{
 
- 		.start	= 0xfff00080,
 
- 		.end	= 0xfff000af,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	IRQ(21),
 
- };
 
- static struct resource at32_wdt0_resource[] = {
 
- 	{
 
- 		.start	= 0xfff000b0,
 
- 		.end	= 0xfff000cf,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- };
 
- static struct resource at32_eic0_resource[] = {
 
- 	{
 
- 		.start	= 0xfff00100,
 
- 		.end	= 0xfff0013f,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	IRQ(19),
 
- };
 
- DEFINE_DEV(at32_pm, 0);
 
- DEFINE_DEV(at32ap700x_rtc, 0);
 
- DEFINE_DEV(at32_wdt, 0);
 
- DEFINE_DEV(at32_eic, 0);
 
- /*
 
-  * Peripheral clock for PM, RTC, WDT and EIC. PM will ensure that this
 
-  * is always running.
 
-  */
 
- static struct clk at32_pm_pclk = {
 
- 	.name		= "pclk",
 
- 	.dev		= &at32_pm0_device.dev,
 
- 	.parent		= &pbb_clk,
 
- 	.mode		= pbb_clk_mode,
 
- 	.get_rate	= pbb_clk_get_rate,
 
- 	.users		= 1,
 
- 	.index		= 0,
 
- };
 
- static struct resource intc0_resource[] = {
 
- 	PBMEM(0xfff00400),
 
- };
 
- struct platform_device at32_intc0_device = {
 
- 	.name		= "intc",
 
- 	.id		= 0,
 
- 	.resource	= intc0_resource,
 
- 	.num_resources	= ARRAY_SIZE(intc0_resource),
 
- };
 
- DEV_CLK(pclk, at32_intc0, pbb, 1);
 
- static struct clk ebi_clk = {
 
- 	.name		= "ebi",
 
- 	.parent		= &hsb_clk,
 
- 	.mode		= hsb_clk_mode,
 
- 	.get_rate	= hsb_clk_get_rate,
 
- 	.users		= 1,
 
- };
 
- static struct clk hramc_clk = {
 
- 	.name		= "hramc",
 
- 	.parent		= &hsb_clk,
 
- 	.mode		= hsb_clk_mode,
 
- 	.get_rate	= hsb_clk_get_rate,
 
- 	.users		= 1,
 
- 	.index		= 3,
 
- };
 
- static struct clk sdramc_clk = {
 
- 	.name		= "sdramc_clk",
 
- 	.parent		= &pbb_clk,
 
- 	.mode		= pbb_clk_mode,
 
- 	.get_rate	= pbb_clk_get_rate,
 
- 	.users		= 1,
 
- 	.index		= 14,
 
- };
 
- static struct resource smc0_resource[] = {
 
- 	PBMEM(0xfff03400),
 
- };
 
- DEFINE_DEV(smc, 0);
 
- DEV_CLK(pclk, smc0, pbb, 13);
 
- DEV_CLK(mck, smc0, hsb, 0);
 
- static struct platform_device pdc_device = {
 
- 	.name		= "pdc",
 
- 	.id		= 0,
 
- };
 
- DEV_CLK(hclk, pdc, hsb, 4);
 
- DEV_CLK(pclk, pdc, pba, 16);
 
- static struct clk pico_clk = {
 
- 	.name		= "pico",
 
- 	.parent		= &cpu_clk,
 
- 	.mode		= cpu_clk_mode,
 
- 	.get_rate	= cpu_clk_get_rate,
 
- 	.users		= 1,
 
- };
 
- /* --------------------------------------------------------------------
 
-  * HMATRIX
 
-  * -------------------------------------------------------------------- */
 
- struct clk at32_hmatrix_clk = {
 
- 	.name		= "hmatrix_clk",
 
- 	.parent		= &pbb_clk,
 
- 	.mode		= pbb_clk_mode,
 
- 	.get_rate	= pbb_clk_get_rate,
 
- 	.index		= 2,
 
- 	.users		= 1,
 
- };
 
- /*
 
-  * Set bits in the HMATRIX Special Function Register (SFR) used by the
 
-  * External Bus Interface (EBI). This can be used to enable special
 
-  * features like CompactFlash support, NAND Flash support, etc. on
 
-  * certain chipselects.
 
-  */
 
- static inline void set_ebi_sfr_bits(u32 mask)
 
- {
 
- 	hmatrix_sfr_set_bits(HMATRIX_SLAVE_EBI, mask);
 
- }
 
- /* --------------------------------------------------------------------
 
-  *  Timer/Counter (TC)
 
-  * -------------------------------------------------------------------- */
 
- static struct resource at32_tcb0_resource[] = {
 
- 	PBMEM(0xfff00c00),
 
- 	IRQ(22),
 
- };
 
- static struct platform_device at32_tcb0_device = {
 
- 	.name		= "atmel_tcb",
 
- 	.id		= 0,
 
- 	.resource	= at32_tcb0_resource,
 
- 	.num_resources	= ARRAY_SIZE(at32_tcb0_resource),
 
- };
 
- DEV_CLK(t0_clk, at32_tcb0, pbb, 3);
 
- static struct resource at32_tcb1_resource[] = {
 
- 	PBMEM(0xfff01000),
 
- 	IRQ(23),
 
- };
 
- static struct platform_device at32_tcb1_device = {
 
- 	.name		= "atmel_tcb",
 
- 	.id		= 1,
 
- 	.resource	= at32_tcb1_resource,
 
- 	.num_resources	= ARRAY_SIZE(at32_tcb1_resource),
 
- };
 
- DEV_CLK(t0_clk, at32_tcb1, pbb, 4);
 
- /* --------------------------------------------------------------------
 
-  *  PIO
 
-  * -------------------------------------------------------------------- */
 
- static struct resource pio0_resource[] = {
 
- 	PBMEM(0xffe02800),
 
- 	IRQ(13),
 
- };
 
- DEFINE_DEV(pio, 0);
 
- DEV_CLK(mck, pio0, pba, 10);
 
- static struct resource pio1_resource[] = {
 
- 	PBMEM(0xffe02c00),
 
- 	IRQ(14),
 
- };
 
- DEFINE_DEV(pio, 1);
 
- DEV_CLK(mck, pio1, pba, 11);
 
- static struct resource pio2_resource[] = {
 
- 	PBMEM(0xffe03000),
 
- 	IRQ(15),
 
- };
 
- DEFINE_DEV(pio, 2);
 
- DEV_CLK(mck, pio2, pba, 12);
 
- static struct resource pio3_resource[] = {
 
- 	PBMEM(0xffe03400),
 
- 	IRQ(16),
 
- };
 
- DEFINE_DEV(pio, 3);
 
- DEV_CLK(mck, pio3, pba, 13);
 
- static struct resource pio4_resource[] = {
 
- 	PBMEM(0xffe03800),
 
- 	IRQ(17),
 
- };
 
- DEFINE_DEV(pio, 4);
 
- DEV_CLK(mck, pio4, pba, 14);
 
- static int __init system_device_init(void)
 
- {
 
- 	platform_device_register(&at32_pm0_device);
 
- 	platform_device_register(&at32_intc0_device);
 
- 	platform_device_register(&at32ap700x_rtc0_device);
 
- 	platform_device_register(&at32_wdt0_device);
 
- 	platform_device_register(&at32_eic0_device);
 
- 	platform_device_register(&smc0_device);
 
- 	platform_device_register(&pdc_device);
 
- 	platform_device_register(&dw_dmac0_device);
 
- 	platform_device_register(&at32_tcb0_device);
 
- 	platform_device_register(&at32_tcb1_device);
 
- 	platform_device_register(&pio0_device);
 
- 	platform_device_register(&pio1_device);
 
- 	platform_device_register(&pio2_device);
 
- 	platform_device_register(&pio3_device);
 
- 	platform_device_register(&pio4_device);
 
- 	return 0;
 
- }
 
- core_initcall(system_device_init);
 
- /* --------------------------------------------------------------------
 
-  *  PSIF
 
-  * -------------------------------------------------------------------- */
 
- static struct resource atmel_psif0_resource[] __initdata = {
 
- 	{
 
- 		.start	= 0xffe03c00,
 
- 		.end	= 0xffe03cff,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	IRQ(18),
 
- };
 
- static struct clk atmel_psif0_pclk = {
 
- 	.name		= "pclk",
 
- 	.parent		= &pba_clk,
 
- 	.mode		= pba_clk_mode,
 
- 	.get_rate	= pba_clk_get_rate,
 
- 	.index		= 15,
 
- };
 
- static struct resource atmel_psif1_resource[] __initdata = {
 
- 	{
 
- 		.start	= 0xffe03d00,
 
- 		.end	= 0xffe03dff,
 
- 		.flags	= IORESOURCE_MEM,
 
- 	},
 
- 	IRQ(18),
 
- };
 
- static struct clk atmel_psif1_pclk = {
 
- 	.name		= "pclk",
 
- 	.parent		= &pba_clk,
 
- 	.mode		= pba_clk_mode,
 
- 	.get_rate	= pba_clk_get_rate,
 
- 	.index		= 15,
 
- };
 
- struct platform_device *__init at32_add_device_psif(unsigned int id)
 
- {
 
- 	struct platform_device *pdev;
 
- 	u32 pin_mask;
 
- 	if (!(id == 0 || id == 1))
 
- 		return NULL;
 
- 	pdev = platform_device_alloc("atmel_psif", id);
 
- 	if (!pdev)
 
- 		return NULL;
 
- 	switch (id) {
 
- 	case 0:
 
- 		pin_mask  = (1 << 8) | (1 << 9); /* CLOCK & DATA */
 
- 		if (platform_device_add_resources(pdev, atmel_psif0_resource,
 
- 					ARRAY_SIZE(atmel_psif0_resource)))
 
- 			goto err_add_resources;
 
- 		atmel_psif0_pclk.dev = &pdev->dev;
 
- 		select_peripheral(PIOA, pin_mask, PERIPH_A, 0);
 
- 		break;
 
- 	case 1:
 
- 		pin_mask  = (1 << 11) | (1 << 12); /* CLOCK & DATA */
 
- 		if (platform_device_add_resources(pdev, atmel_psif1_resource,
 
- 					ARRAY_SIZE(atmel_psif1_resource)))
 
- 			goto err_add_resources;
 
- 		atmel_psif1_pclk.dev = &pdev->dev;
 
- 		select_peripheral(PIOB, pin_mask, PERIPH_A, 0);
 
- 		break;
 
- 	default:
 
- 		return NULL;
 
- 	}
 
- 	platform_device_add(pdev);
 
- 	return pdev;
 
- err_add_resources:
 
- 	platform_device_put(pdev);
 
- 	return NULL;
 
- }
 
- /* --------------------------------------------------------------------
 
-  *  USART
 
-  * -------------------------------------------------------------------- */
 
- static struct atmel_uart_data atmel_usart0_data = {
 
- 	.use_dma_tx	= 1,
 
- 	.use_dma_rx	= 1,
 
- };
 
- static struct resource atmel_usart0_resource[] = {
 
- 	PBMEM(0xffe00c00),
 
- 	IRQ(6),
 
- };
 
- DEFINE_DEV_DATA(atmel_usart, 0);
 
- DEV_CLK(usart, atmel_usart0, pba, 3);
 
- static struct atmel_uart_data atmel_usart1_data = {
 
- 	.use_dma_tx	= 1,
 
- 	.use_dma_rx	= 1,
 
- };
 
- static struct resource atmel_usart1_resource[] = {
 
- 	PBMEM(0xffe01000),
 
- 	IRQ(7),
 
- };
 
- DEFINE_DEV_DATA(atmel_usart, 1);
 
- DEV_CLK(usart, atmel_usart1, pba, 4);
 
- static struct atmel_uart_data atmel_usart2_data = {
 
- 	.use_dma_tx	= 1,
 
- 	.use_dma_rx	= 1,
 
- };
 
- static struct resource atmel_usart2_resource[] = {
 
- 	PBMEM(0xffe01400),
 
- 	IRQ(8),
 
- };
 
- DEFINE_DEV_DATA(atmel_usart, 2);
 
- DEV_CLK(usart, atmel_usart2, pba, 5);
 
- static struct atmel_uart_data atmel_usart3_data = {
 
- 	.use_dma_tx	= 1,
 
- 	.use_dma_rx	= 1,
 
- };
 
- static struct resource atmel_usart3_resource[] = {
 
- 	PBMEM(0xffe01800),
 
- 	IRQ(9),
 
- };
 
- DEFINE_DEV_DATA(atmel_usart, 3);
 
- DEV_CLK(usart, atmel_usart3, pba, 6);
 
- static inline void configure_usart0_pins(int flags)
 
- {
 
- 	u32 pin_mask = (1 << 8) | (1 << 9); /* RXD & TXD */
 
- 	if (flags & ATMEL_USART_RTS)	pin_mask |= (1 << 6);
 
- 	if (flags & ATMEL_USART_CTS)	pin_mask |= (1 << 7);
 
- 	if (flags & ATMEL_USART_CLK)	pin_mask |= (1 << 10);
 
- 	select_peripheral(PIOA, pin_mask, PERIPH_B, AT32_GPIOF_PULLUP);
 
- }
 
- static inline void configure_usart1_pins(int flags)
 
- {
 
- 	u32 pin_mask = (1 << 17) | (1 << 18); /* RXD & TXD */
 
- 	if (flags & ATMEL_USART_RTS)	pin_mask |= (1 << 19);
 
- 	if (flags & ATMEL_USART_CTS)	pin_mask |= (1 << 20);
 
- 	if (flags & ATMEL_USART_CLK)	pin_mask |= (1 << 16);
 
- 	select_peripheral(PIOA, pin_mask, PERIPH_A, AT32_GPIOF_PULLUP);
 
- }
 
- static inline void configure_usart2_pins(int flags)
 
- {
 
- 	u32 pin_mask = (1 << 26) | (1 << 27); /* RXD & TXD */
 
- 	if (flags & ATMEL_USART_RTS)	pin_mask |= (1 << 30);
 
- 	if (flags & ATMEL_USART_CTS)	pin_mask |= (1 << 29);
 
- 	if (flags & ATMEL_USART_CLK)	pin_mask |= (1 << 28);
 
- 	select_peripheral(PIOB, pin_mask, PERIPH_B, AT32_GPIOF_PULLUP);
 
- }
 
- static inline void configure_usart3_pins(int flags)
 
- {
 
- 	u32 pin_mask = (1 << 18) | (1 << 17); /* RXD & TXD */
 
- 	if (flags & ATMEL_USART_RTS)	pin_mask |= (1 << 16);
 
- 	if (flags & ATMEL_USART_CTS)	pin_mask |= (1 << 15);
 
- 	if (flags & ATMEL_USART_CLK)	pin_mask |= (1 << 19);
 
- 	select_peripheral(PIOB, pin_mask, PERIPH_B, AT32_GPIOF_PULLUP);
 
- }
 
- static struct platform_device *__initdata at32_usarts[4];
 
- void __init at32_map_usart(unsigned int hw_id, unsigned int line, int flags)
 
- {
 
- 	struct platform_device *pdev;
 
- 	struct atmel_uart_data *pdata;
 
- 	switch (hw_id) {
 
- 	case 0:
 
- 		pdev = &atmel_usart0_device;
 
- 		configure_usart0_pins(flags);
 
- 		break;
 
- 	case 1:
 
- 		pdev = &atmel_usart1_device;
 
- 		configure_usart1_pins(flags);
 
- 		break;
 
- 	case 2:
 
- 		pdev = &atmel_usart2_device;
 
- 		configure_usart2_pins(flags);
 
- 		break;
 
- 	case 3:
 
- 		pdev = &atmel_usart3_device;
 
- 		configure_usart3_pins(flags);
 
- 		break;
 
- 	default:
 
- 		return;
 
- 	}
 
- 	if (PXSEG(pdev->resource[0].start) == P4SEG) {
 
- 		/* Addresses in the P4 segment are permanently mapped 1:1 */
 
- 		struct atmel_uart_data *data = pdev->dev.platform_data;
 
- 		data->regs = (void __iomem *)pdev->resource[0].start;
 
- 	}
 
- 	pdev->id = line;
 
- 	pdata = pdev->dev.platform_data;
 
- 	pdata->num = line;
 
- 	at32_usarts[line] = pdev;
 
- }
 
- struct platform_device *__init at32_add_device_usart(unsigned int id)
 
- {
 
- 	platform_device_register(at32_usarts[id]);
 
- 	return at32_usarts[id];
 
- }
 
- void __init at32_setup_serial_console(unsigned int usart_id)
 
- {
 
- 	atmel_default_console_device = at32_usarts[usart_id];
 
- }
 
- /* --------------------------------------------------------------------
 
-  *  Ethernet
 
-  * -------------------------------------------------------------------- */
 
- #ifdef CONFIG_CPU_AT32AP7000
 
- static struct macb_platform_data macb0_data;
 
- static struct resource macb0_resource[] = {
 
- 	PBMEM(0xfff01800),
 
- 	IRQ(25),
 
- };
 
- DEFINE_DEV_DATA(macb, 0);
 
- DEV_CLK(hclk, macb0, hsb, 8);
 
- DEV_CLK(pclk, macb0, pbb, 6);
 
- static struct macb_platform_data macb1_data;
 
- static struct resource macb1_resource[] = {
 
- 	PBMEM(0xfff01c00),
 
- 	IRQ(26),
 
- };
 
- DEFINE_DEV_DATA(macb, 1);
 
- DEV_CLK(hclk, macb1, hsb, 9);
 
- DEV_CLK(pclk, macb1, pbb, 7);
 
- struct platform_device *__init
 
- at32_add_device_eth(unsigned int id, struct macb_platform_data *data)
 
- {
 
- 	struct platform_device *pdev;
 
- 	u32 pin_mask;
 
- 	switch (id) {
 
- 	case 0:
 
- 		pdev = &macb0_device;
 
- 		pin_mask  = (1 << 3);	/* TXD0 */
 
- 		pin_mask |= (1 << 4);	/* TXD1 */
 
- 		pin_mask |= (1 << 7);	/* TXEN */
 
- 		pin_mask |= (1 << 8);	/* TXCK */
 
- 		pin_mask |= (1 << 9);	/* RXD0 */
 
- 		pin_mask |= (1 << 10);	/* RXD1 */
 
- 		pin_mask |= (1 << 13);	/* RXER */
 
- 		pin_mask |= (1 << 15);	/* RXDV */
 
- 		pin_mask |= (1 << 16);	/* MDC  */
 
- 		pin_mask |= (1 << 17);	/* MDIO */
 
- 		if (!data->is_rmii) {
 
- 			pin_mask |= (1 << 0);	/* COL  */
 
- 			pin_mask |= (1 << 1);	/* CRS  */
 
- 			pin_mask |= (1 << 2);	/* TXER */
 
- 			pin_mask |= (1 << 5);	/* TXD2 */
 
- 			pin_mask |= (1 << 6);	/* TXD3 */
 
- 			pin_mask |= (1 << 11);	/* RXD2 */
 
- 			pin_mask |= (1 << 12);	/* RXD3 */
 
- 			pin_mask |= (1 << 14);	/* RXCK */
 
- #ifndef CONFIG_BOARD_MIMC200
 
- 			pin_mask |= (1 << 18);	/* SPD  */
 
- #endif
 
- 		}
 
- 		select_peripheral(PIOC, pin_mask, PERIPH_A, 0);
 
- 		break;
 
- 	case 1:
 
- 		pdev = &macb1_device;
 
- 		pin_mask  = (1 << 13);	/* TXD0 */
 
- 		pin_mask |= (1 << 14);	/* TXD1 */
 
- 		pin_mask |= (1 << 11);	/* TXEN */
 
- 		pin_mask |= (1 << 12);	/* TXCK */
 
- 		pin_mask |= (1 << 10);	/* RXD0 */
 
- 		pin_mask |= (1 << 6);	/* RXD1 */
 
- 		pin_mask |= (1 << 5);	/* RXER */
 
- 		pin_mask |= (1 << 4);	/* RXDV */
 
- 		pin_mask |= (1 << 3);	/* MDC  */
 
- 		pin_mask |= (1 << 2);	/* MDIO */
 
- #ifndef CONFIG_BOARD_MIMC200
 
- 		if (!data->is_rmii)
 
- 			pin_mask |= (1 << 15);	/* SPD  */
 
- #endif
 
- 		select_peripheral(PIOD, pin_mask, PERIPH_B, 0);
 
- 		if (!data->is_rmii) {
 
- 			pin_mask  = (1 << 19);	/* COL  */
 
- 			pin_mask |= (1 << 23);	/* CRS  */
 
- 			pin_mask |= (1 << 26);	/* TXER */
 
- 			pin_mask |= (1 << 27);	/* TXD2 */
 
- 			pin_mask |= (1 << 28);	/* TXD3 */
 
- 			pin_mask |= (1 << 29);	/* RXD2 */
 
- 			pin_mask |= (1 << 30);	/* RXD3 */
 
- 			pin_mask |= (1 << 24);	/* RXCK */
 
- 			select_peripheral(PIOC, pin_mask, PERIPH_B, 0);
 
- 		}
 
- 		break;
 
- 	default:
 
- 		return NULL;
 
- 	}
 
- 	memcpy(pdev->dev.platform_data, data, sizeof(struct macb_platform_data));
 
- 	platform_device_register(pdev);
 
- 	return pdev;
 
- }
 
- #endif
 
- /* --------------------------------------------------------------------
 
-  *  SPI
 
-  * -------------------------------------------------------------------- */
 
- static struct resource atmel_spi0_resource[] = {
 
- 	PBMEM(0xffe00000),
 
- 	IRQ(3),
 
- };
 
- DEFINE_DEV(atmel_spi, 0);
 
- DEV_CLK(spi_clk, atmel_spi0, pba, 0);
 
- static struct resource atmel_spi1_resource[] = {
 
- 	PBMEM(0xffe00400),
 
- 	IRQ(4),
 
- };
 
- DEFINE_DEV(atmel_spi, 1);
 
- DEV_CLK(spi_clk, atmel_spi1, pba, 1);
 
- void __init
 
- at32_spi_setup_slaves(unsigned int bus_num, struct spi_board_info *b, unsigned int n)
 
- {
 
- 	/*
 
- 	 * Manage the chipselects as GPIOs, normally using the same pins
 
- 	 * the SPI controller expects; but boards can use other pins.
 
- 	 */
 
- 	static u8 __initdata spi_pins[][4] = {
 
- 		{ GPIO_PIN_PA(3), GPIO_PIN_PA(4),
 
- 		  GPIO_PIN_PA(5), GPIO_PIN_PA(20) },
 
- 		{ GPIO_PIN_PB(2), GPIO_PIN_PB(3),
 
- 		  GPIO_PIN_PB(4), GPIO_PIN_PA(27) },
 
- 	};
 
- 	unsigned int pin, mode;
 
- 	/* There are only 2 SPI controllers */
 
- 	if (bus_num > 1)
 
- 		return;
 
- 	for (; n; n--, b++) {
 
- 		b->bus_num = bus_num;
 
- 		if (b->chip_select >= 4)
 
- 			continue;
 
- 		pin = (unsigned)b->controller_data;
 
- 		if (!pin) {
 
- 			pin = spi_pins[bus_num][b->chip_select];
 
- 			b->controller_data = (void *)pin;
 
- 		}
 
- 		mode = AT32_GPIOF_OUTPUT;
 
- 		if (!(b->mode & SPI_CS_HIGH))
 
- 			mode |= AT32_GPIOF_HIGH;
 
- 		at32_select_gpio(pin, mode);
 
- 	}
 
- }
 
- struct platform_device *__init
 
 
  |