| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639 | /* * omap_hwmod_2xxx_ipblock_data.c - common IP block data for OMAP2xxx * * Copyright (C) 2011 Nokia Corporation * Paul Walmsley * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. */#include <linux/platform_data/gpio-omap.h>#include <linux/omap-dma.h>#include <plat/dmtimer.h>#include <linux/platform_data/spi-omap2-mcspi.h>#include "omap_hwmod.h"#include "omap_hwmod_common_data.h"#include "cm-regbits-24xx.h"#include "prm-regbits-24xx.h"#include "wd_timer.h"struct omap_hwmod_irq_info omap2xxx_timer12_mpu_irqs[] = {	{ .irq = 48 + OMAP_INTC_START, },	{ .irq = -1 },};struct omap_hwmod_dma_info omap2xxx_dss_sdma_chs[] = {	{ .name = "dispc", .dma_req = 5 },	{ .dma_req = -1 }};/* * 'dispc' class * display controller */static struct omap_hwmod_class_sysconfig omap2_dispc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};struct omap_hwmod_class omap2_dispc_hwmod_class = {	.name	= "dispc",	.sysc	= &omap2_dispc_sysc,};/* OMAP2xxx Timer Common */static struct omap_hwmod_class_sysconfig omap2xxx_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.clockact       = CLOCKACT_TEST_ICLK,	.sysc_fields	= &omap_hwmod_sysc_type1,};struct omap_hwmod_class omap2xxx_timer_hwmod_class = {	.name	= "timer",	.sysc	= &omap2xxx_timer_sysc,};/* * 'wd_timer' class * 32-bit watchdog upward counter that generates a pulse on the reset pin on * overflow condition */static struct omap_hwmod_class_sysconfig omap2xxx_wd_timer_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.sysc_fields	= &omap_hwmod_sysc_type1,};struct omap_hwmod_class omap2xxx_wd_timer_hwmod_class = {	.name		= "wd_timer",	.sysc		= &omap2xxx_wd_timer_sysc,	.pre_shutdown	= &omap2_wd_timer_disable,	.reset		= &omap2_wd_timer_reset,};/* * 'gpio' class * general purpose io module */static struct omap_hwmod_class_sysconfig omap2xxx_gpio_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |			   SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};struct omap_hwmod_class omap2xxx_gpio_hwmod_class = {	.name = "gpio",	.sysc = &omap2xxx_gpio_sysc,	.rev = 0,};/* system dma */static struct omap_hwmod_class_sysconfig omap2xxx_dma_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x002c,	.syss_offs	= 0x0028,	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSC_HAS_MIDLEMODE |			   SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_EMUFREE |			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};struct omap_hwmod_class omap2xxx_dma_hwmod_class = {	.name	= "dma",	.sysc	= &omap2xxx_dma_sysc,};/* * 'mailbox' class * mailbox module allowing communication between the on-chip processors * using a queued mailbox-interrupt mechanism. */static struct omap_hwmod_class_sysconfig omap2xxx_mailbox_sysc = {	.rev_offs	= 0x000,	.sysc_offs	= 0x010,	.syss_offs	= 0x014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};struct omap_hwmod_class omap2xxx_mailbox_hwmod_class = {	.name	= "mailbox",	.sysc	= &omap2xxx_mailbox_sysc,};/* * 'mcspi' class * multichannel serial port interface (mcspi) / master/slave synchronous serial * bus */static struct omap_hwmod_class_sysconfig omap2xxx_mcspi_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |				SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |				SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};struct omap_hwmod_class omap2xxx_mcspi_class = {	.name	= "mcspi",	.sysc	= &omap2xxx_mcspi_sysc,	.rev	= OMAP2_MCSPI_REV,};/* * 'gpmc' class * general purpose memory controller */static struct omap_hwmod_class_sysconfig omap2xxx_gpmc_sysc = {	.rev_offs	= 0x0000,	.sysc_offs	= 0x0010,	.syss_offs	= 0x0014,	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),	.sysc_fields	= &omap_hwmod_sysc_type1,};static struct omap_hwmod_class omap2xxx_gpmc_hwmod_class = {	.name	= "gpmc",	.sysc	= &omap2xxx_gpmc_sysc,};/* * IP blocks *//* L3 */struct omap_hwmod omap2xxx_l3_main_hwmod = {	.name		= "l3_main",	.class		= &l3_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 CORE */struct omap_hwmod omap2xxx_l4_core_hwmod = {	.name		= "l4_core",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* L4 WKUP */struct omap_hwmod omap2xxx_l4_wkup_hwmod = {	.name		= "l4_wkup",	.class		= &l4_hwmod_class,	.flags		= HWMOD_NO_IDLEST,};/* MPU */static struct omap_hwmod_irq_info omap2xxx_mpu_irqs[] = {	{ .name = "pmu", .irq = 3 + OMAP_INTC_START },	{ .irq = -1 }};struct omap_hwmod omap2xxx_mpu_hwmod = {	.name		= "mpu",	.mpu_irqs	= omap2xxx_mpu_irqs,	.class		= &mpu_hwmod_class,	.main_clk	= "mpu_ck",};/* IVA2 */struct omap_hwmod omap2xxx_iva_hwmod = {	.name		= "iva",	.class		= &iva_hwmod_class,};/* always-on timers dev attribute */static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {	.timer_capability       = OMAP_TIMER_ALWON,};/* pwm timers dev attribute */static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_PWM,};/* timers with DSP interrupt dev attribute */static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ,};/* timer1 */struct omap_hwmod omap2xxx_timer1_hwmod = {	.name		= "timer1",	.mpu_irqs	= omap2_timer1_mpu_irqs,	.main_clk	= "gpt1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT1_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,		},	},	.dev_attr	= &capability_alwon_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer2 */struct omap_hwmod omap2xxx_timer2_hwmod = {	.name		= "timer2",	.mpu_irqs	= omap2_timer2_mpu_irqs,	.main_clk	= "gpt2_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT2_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,		},	},	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer3 */struct omap_hwmod omap2xxx_timer3_hwmod = {	.name		= "timer3",	.mpu_irqs	= omap2_timer3_mpu_irqs,	.main_clk	= "gpt3_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT3_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,		},	},	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer4 */struct omap_hwmod omap2xxx_timer4_hwmod = {	.name		= "timer4",	.mpu_irqs	= omap2_timer4_mpu_irqs,	.main_clk	= "gpt4_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT4_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,		},	},	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer5 */struct omap_hwmod omap2xxx_timer5_hwmod = {	.name		= "timer5",	.mpu_irqs	= omap2_timer5_mpu_irqs,	.main_clk	= "gpt5_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT5_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer6 */struct omap_hwmod omap2xxx_timer6_hwmod = {	.name		= "timer6",	.mpu_irqs	= omap2_timer6_mpu_irqs,	.main_clk	= "gpt6_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT6_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer7 */struct omap_hwmod omap2xxx_timer7_hwmod = {	.name		= "timer7",	.mpu_irqs	= omap2_timer7_mpu_irqs,	.main_clk	= "gpt7_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT7_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer8 */struct omap_hwmod omap2xxx_timer8_hwmod = {	.name		= "timer8",	.mpu_irqs	= omap2_timer8_mpu_irqs,	.main_clk	= "gpt8_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT8_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,		},	},	.dev_attr	= &capability_dsp_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer9 */struct omap_hwmod omap2xxx_timer9_hwmod = {	.name		= "timer9",	.mpu_irqs	= omap2_timer9_mpu_irqs,	.main_clk	= "gpt9_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT9_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer10 */struct omap_hwmod omap2xxx_timer10_hwmod = {	.name		= "timer10",	.mpu_irqs	= omap2_timer10_mpu_irqs,	.main_clk	= "gpt10_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT10_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer11 */struct omap_hwmod omap2xxx_timer11_hwmod = {	.name		= "timer11",	.mpu_irqs	= omap2_timer11_mpu_irqs,	.main_clk	= "gpt11_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT11_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* timer12 */struct omap_hwmod omap2xxx_timer12_hwmod = {	.name		= "timer12",	.mpu_irqs	= omap2xxx_timer12_mpu_irqs,	.main_clk	= "gpt12_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_GPT12_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,		},	},	.dev_attr	= &capability_pwm_dev_attr,	.class		= &omap2xxx_timer_hwmod_class,	.flags          = HWMOD_SET_DEFAULT_CLOCKACT,};/* wd_timer2 */struct omap_hwmod omap2xxx_wd_timer2_hwmod = {	.name		= "wd_timer2",	.class		= &omap2xxx_wd_timer_hwmod_class,	.main_clk	= "mpu_wdt_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,			.module_offs = WKUP_MOD,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,		},	},};/* UART1 */struct omap_hwmod omap2xxx_uart1_hwmod = {	.name		= "uart1",	.mpu_irqs	= omap2_uart1_mpu_irqs,	.sdma_reqs	= omap2_uart1_sdma_reqs,	.main_clk	= "uart1_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_UART1_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART2 */struct omap_hwmod omap2xxx_uart2_hwmod = {	.name		= "uart2",	.mpu_irqs	= omap2_uart2_mpu_irqs,	.sdma_reqs	= omap2_uart2_sdma_reqs,	.main_clk	= "uart2_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_UART2_SHIFT,			.idlest_reg_id = 1,			.idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,		},	},	.class		= &omap2_uart_class,};/* UART3 */struct omap_hwmod omap2xxx_uart3_hwmod = {	.name		= "uart3",	.mpu_irqs	= omap2_uart3_mpu_irqs,	.sdma_reqs	= omap2_uart3_sdma_reqs,	.main_clk	= "uart3_fck",	.prcm		= {		.omap2 = {			.module_offs = CORE_MOD,			.prcm_reg_id = 2,			.module_bit = OMAP24XX_EN_UART3_SHIFT,			.idlest_reg_id = 2,			.idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,		},	},	.class		= &omap2_uart_class,};/* dss */static struct omap_hwmod_opt_clk dss_opt_clks[] = {	/*	 * The DSS HW needs all DSS clocks enabled during reset. The dss_core	 * driver does not use these clocks.	 */	{ .role = "tv_clk", .clk = "dss_54m_fck" },	{ .role = "sys_clk", .clk = "dss2_fck" },};struct omap_hwmod omap2xxx_dss_core_hwmod = {	.name		= "dss_core",	.class		= &omap2_dss_hwmod_class,	.main_clk	= "dss1_fck", /* instead of dss_fck */	.sdma_reqs	= omap2xxx_dss_sdma_chs,	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_DSS1_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,		},	},	.opt_clks	= dss_opt_clks,	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),	.flags		= HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,};struct omap_hwmod omap2xxx_dss_dispc_hwmod = {	.name		= "dss_dispc",	.class		= &omap2_dispc_hwmod_class,	.mpu_irqs	= omap2_dispc_irqs,	.main_clk	= "dss1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_DSS1_SHIFT,			.module_offs = CORE_MOD,			.idlest_reg_id = 1,			.idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,		},	},	.flags		= HWMOD_NO_IDLEST,	.dev_attr	= &omap2_3_dss_dispc_dev_attr};static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {	{ .role = "ick", .clk = "dss_ick" },};struct omap_hwmod omap2xxx_dss_rfbi_hwmod = {	.name		= "dss_rfbi",	.class		= &omap2_rfbi_hwmod_class,	.main_clk	= "dss1_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,			.module_bit = OMAP24XX_EN_DSS1_SHIFT,			.module_offs = CORE_MOD,		},	},	.opt_clks	= dss_rfbi_opt_clks,	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),	.flags		= HWMOD_NO_IDLEST,};struct omap_hwmod omap2xxx_dss_venc_hwmod = {	.name		= "dss_venc",	.class		= &omap2_venc_hwmod_class,	.main_clk	= "dss_54m_fck",	.prcm		= {		.omap2 = {			.prcm_reg_id = 1,
 |