commandProcessing.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * linux/arch/alpha/kernel/sys_dp264.c
  3. *
  4. * Copyright (C) 1995 David A Rusling
  5. * Copyright (C) 1996, 1999 Jay A Estabrook
  6. * Copyright (C) 1998, 1999 Richard Henderson
  7. *
  8. * Modified by Christopher C. Chimelis, 2001 to
  9. * add support for the addition of Shark to the
  10. * Tsunami family.
  11. *
  12. * Code supporting the DP264 (EV6+TSUNAMI).
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/types.h>
  16. #include <linux/mm.h>
  17. #include <linux/sched.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/bitops.h>
  21. #include <asm/ptrace.h>
  22. #include <asm/dma.h>
  23. #include <asm/irq.h>
  24. #include <asm/mmu_context.h>
  25. #include <asm/io.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/core_tsunami.h>
  28. #include <asm/hwrpb.h>
  29. #include <asm/tlbflush.h>
  30. #include "proto.h"
  31. #include "irq_impl.h"
  32. #include "pci_impl.h"
  33. #include "machvec_impl.h"
  34. /* Note mask bit is true for ENABLED irqs. */
  35. static unsigned long cached_irq_mask;
  36. /* dp264 boards handle at max four CPUs */
  37. static unsigned long cpu_irq_affinity[4] = { 0UL, 0UL, 0UL, 0UL };
  38. DEFINE_SPINLOCK(dp264_irq_lock);
  39. static void
  40. tsunami_update_irq_hw(unsigned long mask)
  41. {
  42. register tsunami_cchip *cchip = TSUNAMI_cchip;
  43. unsigned long isa_enable = 1UL << 55;
  44. register int bcpu = boot_cpuid;
  45. #ifdef CONFIG_SMP
  46. volatile unsigned long *dim0, *dim1, *dim2, *dim3;
  47. unsigned long mask0, mask1, mask2, mask3, dummy;
  48. mask &= ~isa_enable;
  49. mask0 = mask & cpu_irq_affinity[0];
  50. mask1 = mask & cpu_irq_affinity[1];
  51. mask2 = mask & cpu_irq_affinity[2];
  52. mask3 = mask & cpu_irq_affinity[3];
  53. if (bcpu == 0) mask0 |= isa_enable;
  54. else if (bcpu == 1) mask1 |= isa_enable;
  55. else if (bcpu == 2) mask2 |= isa_enable;
  56. else mask3 |= isa_enable;
  57. dim0 = &cchip->dim0.csr;
  58. dim1 = &cchip->dim1.csr;
  59. dim2 = &cchip->dim2.csr;
  60. dim3 = &cchip->dim3.csr;
  61. if (!cpu_possible(0)) dim0 = &dummy;
  62. if (!cpu_possible(1)) dim1 = &dummy;
  63. if (!cpu_possible(2)) dim2 = &dummy;
  64. if (!cpu_possible(3)) dim3 = &dummy;
  65. *dim0 = mask0;
  66. *dim1 = mask1;
  67. *dim2 = mask2;
  68. *dim3 = mask3;
  69. mb();
  70. *dim0;
  71. *dim1;
  72. *dim2;
  73. *dim3;
  74. #else
  75. volatile unsigned long *dimB;
  76. if (bcpu == 0) dimB = &cchip->dim0.csr;
  77. else if (bcpu == 1) dimB = &cchip->dim1.csr;
  78. else if (bcpu == 2) dimB = &cchip->dim2.csr;
  79. else dimB = &cchip->dim3.csr;
  80. *dimB = mask | isa_enable;
  81. mb();
  82. *dimB;
  83. #endif
  84. }
  85. static void
  86. dp264_enable_irq(struct irq_data *d)
  87. {
  88. spin_lock(&dp264_irq_lock);
  89. cached_irq_mask |= 1UL << d->irq;
  90. tsunami_update_irq_hw(cached_irq_mask);
  91. spin_unlock(&dp264_irq_lock);
  92. }
  93. static void
  94. dp264_disable_irq(struct irq_data *d)
  95. {
  96. spin_lock(&dp264_irq_lock);
  97. cached_irq_mask &= ~(1UL << d->irq);
  98. tsunami_update_irq_hw(cached_irq_mask);
  99. spin_unlock(&dp264_irq_lock);
  100. }
  101. static void
  102. clipper_enable_irq(struct irq_data *d)
  103. {
  104. spin_lock(&dp264_irq_lock);
  105. cached_irq_mask |= 1UL << (d->irq - 16);
  106. tsunami_update_irq_hw(cached_irq_mask);