| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461 | /* * sh7372 processor support * * Copyright (C) 2010  Magnus Damm * Copyright (C) 2008  Yoshihiro Shimoda * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA */#include <linux/kernel.h>#include <linux/init.h>#include <linux/interrupt.h>#include <linux/irq.h>#include <linux/platform_device.h>#include <linux/of_platform.h>#include <linux/uio_driver.h>#include <linux/delay.h>#include <linux/input.h>#include <linux/io.h>#include <linux/serial_sci.h>#include <linux/sh_dma.h>#include <linux/sh_intc.h>#include <linux/sh_timer.h>#include <linux/pm_domain.h>#include <linux/dma-mapping.h>#include <mach/dma-register.h>#include <mach/hardware.h>#include <mach/irqs.h>#include <mach/sh7372.h>#include <mach/common.h>#include <asm/mach/map.h>#include <asm/mach-types.h>#include <asm/mach/arch.h>#include <asm/mach/time.h>static struct map_desc sh7372_io_desc[] __initdata = {	/* create a 1:1 entity map for 0xe6xxxxxx	 * used by CPGA, INTC and PFC.	 */	{		.virtual	= 0xe6000000,		.pfn		= __phys_to_pfn(0xe6000000),		.length		= 256 << 20,		.type		= MT_DEVICE_NONSHARED	},};void __init sh7372_map_io(void){	iotable_init(sh7372_io_desc, ARRAY_SIZE(sh7372_io_desc));}/* SCIFA0 */static struct plat_sci_port scif0_platform_data = {	.mapbase	= 0xe6c40000,	.flags		= UPF_BOOT_AUTOCONF,	.scscr		= SCSCR_RE | SCSCR_TE,	.scbrr_algo_id	= SCBRR_ALGO_4,	.type		= PORT_SCIFA,	.irqs		= { evt2irq(0x0c00), evt2irq(0x0c00),			    evt2irq(0x0c00), evt2irq(0x0c00) },};static struct platform_device scif0_device = {	.name		= "sh-sci",	.id		= 0,	.dev		= {		.platform_data	= &scif0_platform_data,	},};/* SCIFA1 */static struct plat_sci_port scif1_platform_data = {	.mapbase	= 0xe6c50000,	.flags		= UPF_BOOT_AUTOCONF,	.scscr		= SCSCR_RE | SCSCR_TE,	.scbrr_algo_id	= SCBRR_ALGO_4,	.type		= PORT_SCIFA,	.irqs		= { evt2irq(0x0c20), evt2irq(0x0c20),			    evt2irq(0x0c20), evt2irq(0x0c20) },};static struct platform_device scif1_device = {	.name		= "sh-sci",	.id		= 1,	.dev		= {		.platform_data	= &scif1_platform_data,	},};/* SCIFA2 */static struct plat_sci_port scif2_platform_data = {	.mapbase	= 0xe6c60000,	.flags		= UPF_BOOT_AUTOCONF,	.scscr		= SCSCR_RE | SCSCR_TE,	.scbrr_algo_id	= SCBRR_ALGO_4,	.type		= PORT_SCIFA,	.irqs		= { evt2irq(0x0c40), evt2irq(0x0c40),			    evt2irq(0x0c40), evt2irq(0x0c40) },};static struct platform_device scif2_device = {	.name		= "sh-sci",	.id		= 2,	.dev		= {		.platform_data	= &scif2_platform_data,	},};/* SCIFA3 */static struct plat_sci_port scif3_platform_data = {	.mapbase	= 0xe6c70000,	.flags		= UPF_BOOT_AUTOCONF,	.scscr		= SCSCR_RE | SCSCR_TE,	.scbrr_algo_id	= SCBRR_ALGO_4,	.type		= PORT_SCIFA,	.irqs		= { evt2irq(0x0c60), evt2irq(0x0c60),			    evt2irq(0x0c60), evt2irq(0x0c60) },};static struct platform_device scif3_device = {	.name		= "sh-sci",	.id		= 3,	.dev		= {		.platform_data	= &scif3_platform_data,	},};/* SCIFA4 */static struct plat_sci_port scif4_platform_data = {	.mapbase	= 0xe6c80000,	.flags		= UPF_BOOT_AUTOCONF,	.scscr		= SCSCR_RE | SCSCR_TE,	.scbrr_algo_id	= SCBRR_ALGO_4,	.type		= PORT_SCIFA,	.irqs		= { evt2irq(0x0d20), evt2irq(0x0d20),			    evt2irq(0x0d20), evt2irq(0x0d20) },};static struct platform_device scif4_device = {	.name		= "sh-sci",	.id		= 4,	.dev		= {		.platform_data	= &scif4_platform_data,	},};/* SCIFA5 */static struct plat_sci_port scif5_platform_data = {	.mapbase	= 0xe6cb0000,	.flags		= UPF_BOOT_AUTOCONF,	.scscr		= SCSCR_RE | SCSCR_TE,	.scbrr_algo_id	= SCBRR_ALGO_4,	.type		= PORT_SCIFA,	.irqs		= { evt2irq(0x0d40), evt2irq(0x0d40),			    evt2irq(0x0d40), evt2irq(0x0d40) },};static struct platform_device scif5_device = {	.name		= "sh-sci",	.id		= 5,	.dev		= {		.platform_data	= &scif5_platform_data,	},};/* SCIFB */static struct plat_sci_port scif6_platform_data = {	.mapbase	= 0xe6c30000,	.flags		= UPF_BOOT_AUTOCONF,	.scscr		= SCSCR_RE | SCSCR_TE,	.scbrr_algo_id	= SCBRR_ALGO_4,	.type		= PORT_SCIFB,	.irqs		= { evt2irq(0x0d60), evt2irq(0x0d60),			    evt2irq(0x0d60), evt2irq(0x0d60) },};static struct platform_device scif6_device = {	.name		= "sh-sci",	.id		= 6,	.dev		= {		.platform_data	= &scif6_platform_data,	},};/* CMT */static struct sh_timer_config cmt2_platform_data = {	.name = "CMT2",	.channel_offset = 0x40,	.timer_bit = 5,	.clockevent_rating = 125,	.clocksource_rating = 125,};static struct resource cmt2_resources[] = {	[0] = {		.name	= "CMT2",		.start	= 0xe6130040,		.end	= 0xe613004b,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= evt2irq(0x0b80), /* CMT2 */		.flags	= IORESOURCE_IRQ,	},};static struct platform_device cmt2_device = {	.name		= "sh_cmt",	.id		= 2,	.dev = {		.platform_data	= &cmt2_platform_data,	},	.resource	= cmt2_resources,	.num_resources	= ARRAY_SIZE(cmt2_resources),};/* TMU */static struct sh_timer_config tmu00_platform_data = {	.name = "TMU00",	.channel_offset = 0x4,	.timer_bit = 0,	.clockevent_rating = 200,};static struct resource tmu00_resources[] = {	[0] = {		.name	= "TMU00",		.start	= 0xfff60008,		.end	= 0xfff60013,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= intcs_evt2irq(0xe80), /* TMU_TUNI0 */		.flags	= IORESOURCE_IRQ,	},};static struct platform_device tmu00_device = {	.name		= "sh_tmu",	.id		= 0,	.dev = {		.platform_data	= &tmu00_platform_data,	},	.resource	= tmu00_resources,	.num_resources	= ARRAY_SIZE(tmu00_resources),};static struct sh_timer_config tmu01_platform_data = {	.name = "TMU01",	.channel_offset = 0x10,	.timer_bit = 1,	.clocksource_rating = 200,};static struct resource tmu01_resources[] = {	[0] = {		.name	= "TMU01",		.start	= 0xfff60014,		.end	= 0xfff6001f,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= intcs_evt2irq(0xea0), /* TMU_TUNI1 */		.flags	= IORESOURCE_IRQ,	},};static struct platform_device tmu01_device = {	.name		= "sh_tmu",	.id		= 1,	.dev = {		.platform_data	= &tmu01_platform_data,	},	.resource	= tmu01_resources,	.num_resources	= ARRAY_SIZE(tmu01_resources),};/* I2C */static struct resource iic0_resources[] = {	[0] = {		.name	= "IIC0",		.start  = 0xFFF20000,		.end    = 0xFFF20425 - 1,		.flags  = IORESOURCE_MEM,	},	[1] = {		.start  = intcs_evt2irq(0xe00), /* IIC0_ALI0 */		.end    = intcs_evt2irq(0xe60), /* IIC0_DTEI0 */		.flags  = IORESOURCE_IRQ,	},};static struct platform_device iic0_device = {	.name           = "i2c-sh_mobile",	.id             = 0, /* "i2c0" clock */	.num_resources  = ARRAY_SIZE(iic0_resources),	.resource       = iic0_resources,};static struct resource iic1_resources[] = {	[0] = {		.name	= "IIC1",		.start  = 0xE6C20000,		.end    = 0xE6C20425 - 1,		.flags  = IORESOURCE_MEM,	},	[1] = {		.start  = evt2irq(0x780), /* IIC1_ALI1 */		.end    = evt2irq(0x7e0), /* IIC1_DTEI1 */		.flags  = IORESOURCE_IRQ,	},};static struct platform_device iic1_device = {	.name           = "i2c-sh_mobile",	.id             = 1, /* "i2c1" clock */	.num_resources  = ARRAY_SIZE(iic1_resources),	.resource       = iic1_resources,};/* DMA */static const struct sh_dmae_slave_config sh7372_dmae_slaves[] = {	{		.slave_id	= SHDMA_SLAVE_SCIF0_TX,		.addr		= 0xe6c40020,		.chcr		= CHCR_TX(XMIT_SZ_8BIT),		.mid_rid	= 0x21,	}, {		.slave_id	= SHDMA_SLAVE_SCIF0_RX,		.addr		= 0xe6c40024,		.chcr		= CHCR_RX(XMIT_SZ_8BIT),		.mid_rid	= 0x22,	}, {		.slave_id	= SHDMA_SLAVE_SCIF1_TX,		.addr		= 0xe6c50020,		.chcr		= CHCR_TX(XMIT_SZ_8BIT),		.mid_rid	= 0x25,	}, {		.slave_id	= SHDMA_SLAVE_SCIF1_RX,		.addr		= 0xe6c50024,		.chcr		= CHCR_RX(XMIT_SZ_8BIT),		.mid_rid	= 0x26,	}, {		.slave_id	= SHDMA_SLAVE_SCIF2_TX,		.addr		= 0xe6c60020,		.chcr		= CHCR_TX(XMIT_SZ_8BIT),		.mid_rid	= 0x29,	}, {		.slave_id	= SHDMA_SLAVE_SCIF2_RX,		.addr		= 0xe6c60024,		.chcr		= CHCR_RX(XMIT_SZ_8BIT),		.mid_rid	= 0x2a,	}, {		.slave_id	= SHDMA_SLAVE_SCIF3_TX,		.addr		= 0xe6c70020,		.chcr		= CHCR_TX(XMIT_SZ_8BIT),		.mid_rid	= 0x2d,	}, {		.slave_id	= SHDMA_SLAVE_SCIF3_RX,		.addr		= 0xe6c70024,		.chcr		= CHCR_RX(XMIT_SZ_8BIT),		.mid_rid	= 0x2e,	}, {		.slave_id	= SHDMA_SLAVE_SCIF4_TX,		.addr		= 0xe6c80020,		.chcr		= CHCR_TX(XMIT_SZ_8BIT),		.mid_rid	= 0x39,	}, {		.slave_id	= SHDMA_SLAVE_SCIF4_RX,		.addr		= 0xe6c80024,		.chcr		= CHCR_RX(XMIT_SZ_8BIT),		.mid_rid	= 0x3a,	}, {		.slave_id	= SHDMA_SLAVE_SCIF5_TX,		.addr		= 0xe6cb0020,		.chcr		= CHCR_TX(XMIT_SZ_8BIT),		.mid_rid	= 0x35,	}, {		.slave_id	= SHDMA_SLAVE_SCIF5_RX,		.addr		= 0xe6cb0024,		.chcr		= CHCR_RX(XMIT_SZ_8BIT),		.mid_rid	= 0x36,	}, {		.slave_id	= SHDMA_SLAVE_SCIF6_TX,		.addr		= 0xe6c30040,		.chcr		= CHCR_TX(XMIT_SZ_8BIT),		.mid_rid	= 0x3d,	}, {		.slave_id	= SHDMA_SLAVE_SCIF6_RX,		.addr		= 0xe6c30060,		.chcr		= CHCR_RX(XMIT_SZ_8BIT),		.mid_rid	= 0x3e,	}, {		.slave_id	= SHDMA_SLAVE_FLCTL0_TX,		.addr		= 0xe6a30050,		.chcr		= CHCR_TX(XMIT_SZ_32BIT),		.mid_rid	= 0x83,	}, {		.slave_id	= SHDMA_SLAVE_FLCTL0_RX,		.addr		= 0xe6a30050,		.chcr		= CHCR_RX(XMIT_SZ_32BIT),		.mid_rid	= 0x83,	}, {		.slave_id	= SHDMA_SLAVE_FLCTL1_TX,		.addr		= 0xe6a30060,		.chcr		= CHCR_TX(XMIT_SZ_32BIT),		.mid_rid	= 0x87,	}, {		.slave_id	= SHDMA_SLAVE_FLCTL1_RX,		.addr		= 0xe6a30060,		.chcr		= CHCR_RX(XMIT_SZ_32BIT),		.mid_rid	= 0x87,	}, {		.slave_id	= SHDMA_SLAVE_SDHI0_TX,		.addr		= 0xe6850030,		.chcr		= CHCR_TX(XMIT_SZ_16BIT),		.mid_rid	= 0xc1,	}, {		.slave_id	= SHDMA_SLAVE_SDHI0_RX,		.addr		= 0xe6850030,		.chcr		= CHCR_RX(XMIT_SZ_16BIT),		.mid_rid	= 0xc2,	}, {		.slave_id	= SHDMA_SLAVE_SDHI1_TX,		.addr		= 0xe6860030,		.chcr		= CHCR_TX(XMIT_SZ_16BIT),		.mid_rid	= 0xc9,	}, {		.slave_id	= SHDMA_SLAVE_SDHI1_RX,		.addr		= 0xe6860030,		.chcr		= CHCR_RX(XMIT_SZ_16BIT),		.mid_rid	= 0xca,	}, {		.slave_id	= SHDMA_SLAVE_SDHI2_TX,		.addr		= 0xe6870030,		.chcr		= CHCR_TX(XMIT_SZ_16BIT),		.mid_rid	= 0xcd,	}, {		.slave_id	= SHDMA_SLAVE_SDHI2_RX,		.addr		= 0xe6870030,		.chcr		= CHCR_RX(XMIT_SZ_16BIT),		.mid_rid	= 0xce,	}, {		.slave_id	= SHDMA_SLAVE_FSIA_TX,		.addr		= 0xfe1f0024,		.chcr		= CHCR_TX(XMIT_SZ_32BIT),		.mid_rid	= 0xb1,	}, {		.slave_id	= SHDMA_SLAVE_FSIA_RX,		.addr		= 0xfe1f0020,
 |