| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130 | 
							- /*
 
-  * OMAP3xxx PRM module functions
 
-  *
 
-  * Copyright (C) 2010-2012 Texas Instruments, Inc.
 
-  * Copyright (C) 2010 Nokia Corporation
 
-  * Benoît Cousson
 
-  * Paul Walmsley
 
-  * Rajendra Nayak <rnayak@ti.com>
 
-  *
 
-  * This program is free software; you can redistribute it and/or modify
 
-  * it under the terms of the GNU General Public License version 2 as
 
-  * published by the Free Software Foundation.
 
-  */
 
- #include <linux/kernel.h>
 
- #include <linux/errno.h>
 
- #include <linux/err.h>
 
- #include <linux/io.h>
 
- #include <linux/irq.h>
 
- #include "soc.h"
 
- #include "common.h"
 
- #include "vp.h"
 
- #include "powerdomain.h"
 
- #include "prm3xxx.h"
 
- #include "prm2xxx_3xxx.h"
 
- #include "cm2xxx_3xxx.h"
 
- #include "prm-regbits-34xx.h"
 
- static const struct omap_prcm_irq omap3_prcm_irqs[] = {
 
- 	OMAP_PRCM_IRQ("wkup",	0,	0),
 
- 	OMAP_PRCM_IRQ("io",	9,	1),
 
- };
 
- static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
 
- 	.ack			= OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
 
- 	.mask			= OMAP3_PRM_IRQENABLE_MPU_OFFSET,
 
- 	.nr_regs		= 1,
 
- 	.irqs			= omap3_prcm_irqs,
 
- 	.nr_irqs		= ARRAY_SIZE(omap3_prcm_irqs),
 
- 	.irq			= 11 + OMAP_INTC_START,
 
- 	.read_pending_irqs	= &omap3xxx_prm_read_pending_irqs,
 
- 	.ocp_barrier		= &omap3xxx_prm_ocp_barrier,
 
- 	.save_and_clear_irqen	= &omap3xxx_prm_save_and_clear_irqen,
 
- 	.restore_irqen		= &omap3xxx_prm_restore_irqen,
 
- };
 
- /*
 
-  * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
 
-  *   register (which are specific to OMAP3xxx SoCs) to reset source ID
 
-  *   bit shifts (which is an OMAP SoC-independent enumeration)
 
-  */
 
- static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
 
- 	{ OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
 
- 	  OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
 
- 	  OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
 
- 	{ OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
 
- 	{ -1, -1 },
 
- };
 
- /* PRM VP */
 
- /*
 
-  * struct omap3_vp - OMAP3 VP register access description.
 
-  * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
 
-  */
 
- struct omap3_vp {
 
- 	u32 tranxdone_status;
 
- };
 
- static struct omap3_vp omap3_vp[] = {
 
- 	[OMAP3_VP_VDD_MPU_ID] = {
 
- 		.tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
 
- 	},
 
- 	[OMAP3_VP_VDD_CORE_ID] = {
 
- 		.tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
 
- 	},
 
- };
 
- #define MAX_VP_ID ARRAY_SIZE(omap3_vp);
 
- u32 omap3_prm_vp_check_txdone(u8 vp_id)
 
- {
 
- 	struct omap3_vp *vp = &omap3_vp[vp_id];
 
- 	u32 irqstatus;
 
- 	irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
 
- 					   OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
 
- 	return irqstatus & vp->tranxdone_status;
 
- }
 
- void omap3_prm_vp_clear_txdone(u8 vp_id)
 
- {
 
- 	struct omap3_vp *vp = &omap3_vp[vp_id];
 
- 	omap2_prm_write_mod_reg(vp->tranxdone_status,
 
- 				OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
 
- }
 
- u32 omap3_prm_vcvp_read(u8 offset)
 
- {
 
- 	return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
 
- }
 
- void omap3_prm_vcvp_write(u32 val, u8 offset)
 
- {
 
- 	omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
 
- }
 
- u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
 
- {
 
- 	return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
 
- }
 
- /**
 
-  * omap3xxx_prm_dpll3_reset - use DPLL3 reset to reboot the OMAP SoC
 
-  *
 
-  * Set the DPLL3 reset bit, which should reboot the SoC.  This is the
 
-  * recommended way to restart the SoC, considering Errata i520.  No
 
-  * return value.
 
-  */
 
- void omap3xxx_prm_dpll3_reset(void)
 
 
  |