alarmDataOperation.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Copyright 2007-2010 Analog Devices Inc.
  3. *
  4. * Licensed under the Clear BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF542_H
  7. #define _DEF_BF542_H
  8. /* Include defBF54x_base.h for the set of #defines that are common to all ADSP-BF54x processors */
  9. #include "defBF54x_base.h"
  10. /* The following are the #defines needed by ADSP-BF542 that are not in the common header */
  11. /* ATAPI Registers */
  12. #define ATAPI_CONTROL 0xffc03800 /* ATAPI Control Register */
  13. #define ATAPI_STATUS 0xffc03804 /* ATAPI Status Register */
  14. #define ATAPI_DEV_ADDR 0xffc03808 /* ATAPI Device Register Address */
  15. #define ATAPI_DEV_TXBUF 0xffc0380c /* ATAPI Device Register Write Data */
  16. #define ATAPI_DEV_RXBUF 0xffc03810 /* ATAPI Device Register Read Data */
  17. #define ATAPI_INT_MASK 0xffc03814 /* ATAPI Interrupt Mask Register */
  18. #define ATAPI_INT_STATUS 0xffc03818 /* ATAPI Interrupt Status Register */
  19. #define ATAPI_XFER_LEN 0xffc0381c /* ATAPI Length of Transfer */
  20. #define ATAPI_LINE_STATUS 0xffc03820 /* ATAPI Line Status */
  21. #define ATAPI_SM_STATE 0xffc03824 /* ATAPI State Machine Status */
  22. #define ATAPI_TERMINATE 0xffc03828 /* ATAPI Host Terminate */
  23. #define ATAPI_PIO_TFRCNT 0xffc0382c /* ATAPI PIO mode transfer count */
  24. #define ATAPI_DMA_TFRCNT 0xffc03830 /* ATAPI DMA mode transfer count */
  25. #define ATAPI_UMAIN_TFRCNT 0xffc03834 /* ATAPI UDMAIN transfer count */
  26. #define ATAPI_UDMAOUT_TFRCNT 0xffc03838 /* ATAPI UDMAOUT transfer count */
  27. #define ATAPI_REG_TIM_0 0xffc03840 /* ATAPI Register Transfer Timing 0 */
  28. #define ATAPI_PIO_TIM_0 0xffc03844 /* ATAPI PIO Timing 0 Register */
  29. #define ATAPI_PIO_TIM_1 0xffc03848 /* ATAPI PIO Timing 1 Register */
  30. #define ATAPI_MULTI_TIM_0 0xffc03850 /* ATAPI Multi-DMA Timing 0 Register */
  31. #define ATAPI_MULTI_TIM_1 0xffc03854 /* ATAPI Multi-DMA Timing 1 Register */
  32. #define ATAPI_MULTI_TIM_2 0xffc03858 /* ATAPI Multi-DMA Timing 2 Register */
  33. #define ATAPI_ULTRA_TIM_0 0xffc03860 /* ATAPI Ultra-DMA Timing 0 Register */
  34. #define ATAPI_ULTRA_TIM_1 0xffc03864 /* ATAPI Ultra-DMA Timing 1 Register */
  35. #define ATAPI_ULTRA_TIM_2 0xffc03868 /* ATAPI Ultra-DMA Timing 2 Register */
  36. #define ATAPI_ULTRA_TIM_3 0xffc0386c /* ATAPI Ultra-DMA Timing 3 Register */
  37. /* SDH Registers */
  38. #define SDH_PWR_CTL 0xffc03900 /* SDH Power Control */
  39. #define SDH_CLK_CTL 0xffc03904 /* SDH Clock Control */
  40. #define SDH_ARGUMENT 0xffc03908 /* SDH Argument */
  41. #define SDH_COMMAND 0xffc0390c /* SDH Command */
  42. #define SDH_RESP_CMD 0xffc03910 /* SDH Response Command */
  43. #define SDH_RESPONSE0 0xffc03914 /* SDH Response0 */
  44. #define SDH_RESPONSE1 0xffc03918 /* SDH Response1 */
  45. #define SDH_RESPONSE2 0xffc0391c /* SDH Response2 */
  46. #define SDH_RESPONSE3 0xffc03920 /* SDH Response3 */
  47. #define SDH_DATA_TIMER 0xffc03924 /* SDH Data Timer */
  48. #define SDH_DATA_LGTH 0xffc03928 /* SDH Data Length */
  49. #define SDH_DATA_CTL 0xffc0392c /* SDH Data Control */
  50. #define SDH_DATA_CNT 0xffc03930 /* SDH Data Counter */
  51. #define SDH_STATUS 0xffc03934 /* SDH Status */
  52. #define SDH_STATUS_CLR 0xffc03938 /* SDH Status Clear */
  53. #define SDH_MASK0 0xffc0393c /* SDH Interrupt0 Mask */
  54. #define SDH_MASK1 0xffc03940 /* SDH Interrupt1 Mask */
  55. #define SDH_FIFO_CNT 0xffc03948 /* SDH FIFO Counter */
  56. #define SDH_FIFO 0xffc03980 /* SDH Data FIFO */
  57. #define SDH_E_STATUS 0xffc039c0 /* SDH Exception Status */
  58. #define SDH_E_MASK 0xffc039c4 /* SDH Exception Mask */
  59. #define SDH_CFG 0xffc039c8 /* SDH Configuration */
  60. #define SDH_RD_WAIT_EN 0xffc039cc /* SDH Read Wait Enable */
  61. #define SDH_PID0 0xffc039d0 /* SDH Peripheral Identification0 */
  62. #define SDH_PID1 0xffc039d4 /* SDH Peripheral Identification1 */
  63. #define SDH_PID2 0xffc039d8 /* SDH Peripheral Identification2 */
  64. #define SDH_PID3 0xffc039dc /* SDH Peripheral Identification3 */
  65. #define SDH_PID4 0xffc039e0 /* SDH Peripheral Identification4 */
  66. #define SDH_PID5 0xffc039e4 /* SDH Peripheral Identification5 */
  67. #define SDH_PID6 0xffc039e8 /* SDH Peripheral Identification6 */
  68. #define SDH_PID7 0xffc039ec /* SDH Peripheral Identification7 */
  69. /* USB Control Registers */
  70. #define USB_FADDR 0xffc03c00 /* Function address register */
  71. #define USB_POWER 0xffc03c04 /* Power management register */
  72. #define USB_INTRTX 0xffc03c08 /* Interrupt register for endpoint 0 and Tx endpoint 1 to 7 */
  73. #define USB_INTRRX 0xffc03c0c /* Interrupt register for Rx endpoints 1 to 7 */
  74. #define USB_INTRTXE 0xffc03c10 /* Interrupt enable register for IntrTx */
  75. #define USB_INTRRXE 0xffc03c14 /* Interrupt enable register for IntrRx */
  76. #define USB_INTRUSB 0xffc03c18 /* Interrupt register for common USB interrupts */
  77. #define USB_INTRUSBE 0xffc03c1c /* Interrupt enable register for IntrUSB */
  78. #define USB_FRAME 0xffc03c20 /* USB frame number */
  79. #define USB_INDEX 0xffc03c24 /* Index register for selecting the indexed endpoint registers */
  80. #define USB_TESTMODE 0xffc03c28 /* Enabled USB 20 test modes */
  81. #define USB_GLOBINTR 0xffc03c2c /* Global Interrupt Mask register and Wakeup Exception Interrupt */
  82. #define USB_GLOBAL_CTL 0xffc03c30 /* Global Clock Control for the core */
  83. /* USB Packet Control Registers */
  84. #define USB_TX_MAX_PACKET 0xffc03c40 /* Maximum packet size for Host Tx endpoint */
  85. #define USB_CSR0 0xffc03c44 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  86. #define USB_TXCSR 0xffc03c44 /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  87. #define USB_RX_MAX_PACKET 0xffc03c48 /* Maximum packet size for Host Rx endpoint */
  88. #define USB_RXCSR 0xffc03c4c /* Control Status register for Host Rx endpoint */
  89. #define USB_COUNT0 0xffc03c50 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  90. #define USB_RXCOUNT 0xffc03c50 /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  91. #define USB_TXTYPE 0xffc03c54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint */
  92. #define USB_NAKLIMIT0 0xffc03c58 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  93. #define USB_TXINTERVAL 0xffc03c58 /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  94. #define USB_RXTYPE 0xffc03c5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint */
  95. #define USB_RXINTERVAL 0xffc03c60 /* Sets the polling interval for Interrupt and Isochronous transfers or the NAK response timeout on Bulk transfers */
  96. #define USB_TXCOUNT 0xffc03c68 /* Number of bytes to be written to the selected endpoint Tx FIFO */
  97. /* USB Endpoint FIFO Registers */
  98. #define USB_EP0_FIFO 0xffc03c80 /* Endpoint 0 FIFO */
  99. #define USB_EP1_FIFO 0xffc03c88 /* Endpoint 1 FIFO */
  100. #define USB_EP2_FIFO 0xffc03c90 /* Endpoint 2 FIFO */
  101. #define USB_EP3_FIFO 0xffc03c98 /* Endpoint 3 FIFO */
  102. #define USB_EP4_FIFO 0xffc03ca0 /* Endpoint 4 FIFO */
  103. #define USB_EP5_FIFO 0xffc03ca8 /* Endpoint 5 FIFO */
  104. #define USB_EP6_FIFO 0xffc03cb0 /* Endpoint 6 FIFO */
  105. #define USB_EP7_FIFO 0xffc03cb8 /* Endpoint 7 FIFO */
  106. /* USB OTG Control Registers */
  107. #define USB_OTG_DEV_CTL 0xffc03d00 /* OTG Device Control Register */
  108. #define USB_OTG_VBUS_IRQ 0xffc03d04 /* OTG VBUS Control Interrupts */
  109. #define USB_OTG_VBUS_MASK 0xffc03d08 /* VBUS Control Interrupt Enable */
  110. /* USB Phy Control Registers */
  111. #define USB_LINKINFO 0xffc03d48 /* Enables programming of some PHY-side delays */
  112. #define USB_VPLEN 0xffc03d4c /* Determines duration of VBUS pulse for VBUS charging */
  113. #define USB_HS_EOF1 0xffc03d50 /* Time buffer for High-Speed transactions */
  114. #define USB_FS_EOF1 0xffc03d54 /* Time buffer for Full-Speed transactions */
  115. #define USB_LS_EOF1 0xffc03d58 /* Time buffer for Low-Speed transactions */
  116. /* (APHY_CNTRL is for ADI usage only) */
  117. #define USB_APHY_CNTRL 0xffc03de0 /* Register that increases visibility of Analog PHY */
  118. /* (APHY_CALIB is for ADI usage only) */
  119. #define USB_APHY_CALIB 0xffc03de4 /* Register used to set some calibration values */
  120. #define USB_APHY_CNTRL2 0xffc03de8 /* Register used to prevent re-enumeration once Moab goes into hibernate mode */
  121. /* (PHY_TEST is for ADI usage only) */
  122. #define USB_PHY_TEST 0xffc03dec /* Used for reducing simulation time and simplifies FIFO testability */
  123. #define USB_PLLOSC_CTRL 0xffc03df0 /* Used to program different parameters for USB PLL and Oscillator */
  124. #define USB_SRP_CLKDIV 0xffc03df4 /* Used to program clock divide value for the clock fed to the SRP detection logic */
  125. /* USB Endpoint 0 Control Registers */
  126. #define USB_EP_NI0_TXMAXP 0xffc03e00 /* Maximum packet size for Host Tx endpoint0 */
  127. #define USB_EP_NI0_TXCSR 0xffc03e04 /* Control Status register for endpoint 0 */
  128. #define USB_EP_NI0_RXMAXP 0xffc03e08 /* Maximum packet size for Host Rx endpoint0 */
  129. #define USB_EP_NI0_RXCSR 0xffc03e0c /* Control Status register for Host Rx endpoint0 */
  130. #define USB_EP_NI0_RXCOUNT 0xffc03e10 /* Number of bytes received in endpoint 0 FIFO */
  131. #define USB_EP_NI0_TXTYPE 0xffc03e14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint0 */
  132. #define USB_EP_NI0_TXINTERVAL 0xffc03e18 /* Sets the NAK response timeout on Endpoint 0 */
  133. #define USB_EP_NI0_RXTYPE 0xffc03e1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint0 */
  134. #define USB_EP_NI0_RXINTERVAL 0xffc03e20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint0 */
  135. /* USB Endpoint 1 Control Registers */
  136. #define USB_EP_NI0_TXCOUNT 0xffc03e28 /* Number of bytes to be written to the endpoint0 Tx FIFO */
  137. #define USB_EP_NI1_TXMAXP 0xffc03e40 /* Maximum packet size for Host Tx endpoint1 */
  138. #define USB_EP_NI1_TXCSR 0xffc03e44 /* Control Status register for endpoint1 */
  139. #define USB_EP_NI1_RXMAXP 0xffc03e48 /* Maximum packet size for Host Rx endpoint1 */
  140. #define USB_EP_NI1_RXCSR 0xffc03e4c /* Control Status register for Host Rx endpoint1 */
  141. #define USB_EP_NI1_RXCOUNT 0xffc03e50 /* Number of bytes received in endpoint1 FIFO */
  142. #define USB_EP_NI1_TXTYPE 0xffc03e54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint1 */
  143. #define USB_EP_NI1_TXINTERVAL 0xffc03e58 /* Sets the NAK response timeout on Endpoint1 */
  144. #define USB_EP_NI1_RXTYPE 0xffc03e5c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint1 */
  145. #define USB_EP_NI1_RXINTERVAL 0xffc03e60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint1 */
  146. /* USB Endpoint 2 Control Registers */
  147. #define USB_EP_NI1_TXCOUNT 0xffc03e68 /* Number of bytes to be written to the+H102 endpoint1 Tx FIFO */
  148. #define USB_EP_NI2_TXMAXP 0xffc03e80 /* Maximum packet size for Host Tx endpoint2 */
  149. #define USB_EP_NI2_TXCSR 0xffc03e84 /* Control Status register for endpoint2 */
  150. #define USB_EP_NI2_RXMAXP 0xffc03e88 /* Maximum packet size for Host Rx endpoint2 */
  151. #define USB_EP_NI2_RXCSR 0xffc03e8c /* Control Status register for Host Rx endpoint2 */
  152. #define USB_EP_NI2_RXCOUNT 0xffc03e90 /* Number of bytes received in endpoint2 FIFO */
  153. #define USB_EP_NI2_TXTYPE 0xffc03e94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint2 */
  154. #define USB_EP_NI2_TXINTERVAL 0xffc03e98 /* Sets the NAK response timeout on Endpoint2 */
  155. #define USB_EP_NI2_RXTYPE 0xffc03e9c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint2 */
  156. #define USB_EP_NI2_RXINTERVAL 0xffc03ea0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint2 */
  157. /* USB Endpoint 3 Control Registers */
  158. #define USB_EP_NI2_TXCOUNT 0xffc03ea8 /* Number of bytes to be written to the endpoint2 Tx FIFO */
  159. #define USB_EP_NI3_TXMAXP 0xffc03ec0 /* Maximum packet size for Host Tx endpoint3 */
  160. #define USB_EP_NI3_TXCSR 0xffc03ec4 /* Control Status register for endpoint3 */
  161. #define USB_EP_NI3_RXMAXP 0xffc03ec8 /* Maximum packet size for Host Rx endpoint3 */
  162. #define USB_EP_NI3_RXCSR 0xffc03ecc /* Control Status register for Host Rx endpoint3 */
  163. #define USB_EP_NI3_RXCOUNT 0xffc03ed0 /* Number of bytes received in endpoint3 FIFO */
  164. #define USB_EP_NI3_TXTYPE 0xffc03ed4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint3 */
  165. #define USB_EP_NI3_TXINTERVAL 0xffc03ed8 /* Sets the NAK response timeout on Endpoint3 */
  166. #define USB_EP_NI3_RXTYPE 0xffc03edc /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint3 */
  167. #define USB_EP_NI3_RXINTERVAL 0xffc03ee0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint3 */
  168. /* USB Endpoint 4 Control Registers */
  169. #define USB_EP_NI3_TXCOUNT 0xffc03ee8 /* Number of bytes to be written to the H124endpoint3 Tx FIFO */
  170. #define USB_EP_NI4_TXMAXP 0xffc03f00 /* Maximum packet size for Host Tx endpoint4 */
  171. #define USB_EP_NI4_TXCSR 0xffc03f04 /* Control Status register for endpoint4 */
  172. #define USB_EP_NI4_RXMAXP 0xffc03f08 /* Maximum packet size for Host Rx endpoint4 */
  173. #define USB_EP_NI4_RXCSR 0xffc03f0c /* Control Status register for Host Rx endpoint4 */
  174. #define USB_EP_NI4_RXCOUNT 0xffc03f10 /* Number of bytes received in endpoint4 FIFO */
  175. #define USB_EP_NI4_TXTYPE 0xffc03f14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint4 */
  176. #define USB_EP_NI4_TXINTERVAL 0xffc03f18 /* Sets the NAK response timeout on Endpoint4 */
  177. #define USB_EP_NI4_RXTYPE 0xffc03f1c /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint4 */
  178. #define USB_EP_NI4_RXINTERVAL 0xffc03f20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint4 */