analysisSpray.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486
  1. /*
  2. * R8A7740 processor support
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; version 2 of the
  10. * License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sh_pfc.h>
  24. #include <mach/r8a7740.h>
  25. #include <mach/irqs.h>
  26. #define CPU_ALL_PORT(fn, pfx, sfx) \
  27. PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
  28. PORT_10(fn, pfx##10, sfx), PORT_90(fn, pfx##1, sfx), \
  29. PORT_10(fn, pfx##20, sfx), \
  30. PORT_1(fn, pfx##210, sfx), PORT_1(fn, pfx##211, sfx)
  31. enum {
  32. PINMUX_RESERVED = 0,
  33. /* PORT0_DATA -> PORT211_DATA */
  34. PINMUX_DATA_BEGIN,
  35. PORT_ALL(DATA),
  36. PINMUX_DATA_END,
  37. /* PORT0_IN -> PORT211_IN */
  38. PINMUX_INPUT_BEGIN,
  39. PORT_ALL(IN),
  40. PINMUX_INPUT_END,
  41. /* PORT0_IN_PU -> PORT211_IN_PU */
  42. PINMUX_INPUT_PULLUP_BEGIN,
  43. PORT_ALL(IN_PU),
  44. PINMUX_INPUT_PULLUP_END,
  45. /* PORT0_IN_PD -> PORT211_IN_PD */
  46. PINMUX_INPUT_PULLDOWN_BEGIN,
  47. PORT_ALL(IN_PD),
  48. PINMUX_INPUT_PULLDOWN_END,
  49. /* PORT0_OUT -> PORT211_OUT */
  50. PINMUX_OUTPUT_BEGIN,
  51. PORT_ALL(OUT),
  52. PINMUX_OUTPUT_END,
  53. PINMUX_FUNCTION_BEGIN,
  54. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT211_FN_IN */
  55. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT211_FN_OUT */
  56. PORT_ALL(FN0), /* PORT0_FN0 -> PORT211_FN0 */
  57. PORT_ALL(FN1), /* PORT0_FN1 -> PORT211_FN1 */
  58. PORT_ALL(FN2), /* PORT0_FN2 -> PORT211_FN2 */
  59. PORT_ALL(FN3), /* PORT0_FN3 -> PORT211_FN3 */
  60. PORT_ALL(FN4), /* PORT0_FN4 -> PORT211_FN4 */
  61. PORT_ALL(FN5), /* PORT0_FN5 -> PORT211_FN5 */
  62. PORT_ALL(FN6), /* PORT0_FN6 -> PORT211_FN6 */
  63. PORT_ALL(FN7), /* PORT0_FN7 -> PORT211_FN7 */
  64. MSEL1CR_31_0, MSEL1CR_31_1,
  65. MSEL1CR_30_0, MSEL1CR_30_1,
  66. MSEL1CR_29_0, MSEL1CR_29_1,
  67. MSEL1CR_28_0, MSEL1CR_28_1,
  68. MSEL1CR_27_0, MSEL1CR_27_1,
  69. MSEL1CR_26_0, MSEL1CR_26_1,
  70. MSEL1CR_16_0, MSEL1CR_16_1,
  71. MSEL1CR_15_0, MSEL1CR_15_1,
  72. MSEL1CR_14_0, MSEL1CR_14_1,
  73. MSEL1CR_13_0, MSEL1CR_13_1,
  74. MSEL1CR_12_0, MSEL1CR_12_1,
  75. MSEL1CR_9_0, MSEL1CR_9_1,
  76. MSEL1CR_7_0, MSEL1CR_7_1,
  77. MSEL1CR_6_0, MSEL1CR_6_1,
  78. MSEL1CR_5_0, MSEL1CR_5_1,
  79. MSEL1CR_4_0, MSEL1CR_4_1,
  80. MSEL1CR_3_0, MSEL1CR_3_1,
  81. MSEL1CR_2_0, MSEL1CR_2_1,
  82. MSEL1CR_0_0, MSEL1CR_0_1,
  83. MSEL3CR_15_0, MSEL3CR_15_1, /* Trace / Debug ? */
  84. MSEL3CR_6_0, MSEL3CR_6_1,
  85. MSEL4CR_19_0, MSEL4CR_19_1,
  86. MSEL4CR_18_0, MSEL4CR_18_1,
  87. MSEL4CR_15_0, MSEL4CR_15_1,
  88. MSEL4CR_10_0, MSEL4CR_10_1,
  89. MSEL4CR_6_0, MSEL4CR_6_1,
  90. MSEL4CR_4_0, MSEL4CR_4_1,
  91. MSEL4CR_1_0, MSEL4CR_1_1,
  92. MSEL5CR_31_0, MSEL5CR_31_1, /* irq/fiq output */
  93. MSEL5CR_30_0, MSEL5CR_30_1,
  94. MSEL5CR_29_0, MSEL5CR_29_1,
  95. MSEL5CR_27_0, MSEL5CR_27_1,
  96. MSEL5CR_25_0, MSEL5CR_25_1,
  97. MSEL5CR_23_0, MSEL5CR_23_1,
  98. MSEL5CR_21_0, MSEL5CR_21_1,
  99. MSEL5CR_19_0, MSEL5CR_19_1,
  100. MSEL5CR_17_0, MSEL5CR_17_1,
  101. MSEL5CR_15_0, MSEL5CR_15_1,
  102. MSEL5CR_14_0, MSEL5CR_14_1,
  103. MSEL5CR_13_0, MSEL5CR_13_1,
  104. MSEL5CR_12_0, MSEL5CR_12_1,
  105. MSEL5CR_11_0, MSEL5CR_11_1,
  106. MSEL5CR_10_0, MSEL5CR_10_1,
  107. MSEL5CR_8_0, MSEL5CR_8_1,
  108. MSEL5CR_7_0, MSEL5CR_7_1,
  109. MSEL5CR_6_0, MSEL5CR_6_1,
  110. MSEL5CR_5_0, MSEL5CR_5_1,
  111. MSEL5CR_4_0, MSEL5CR_4_1,
  112. MSEL5CR_3_0, MSEL5CR_3_1,
  113. MSEL5CR_2_0, MSEL5CR_2_1,
  114. MSEL5CR_0_0, MSEL5CR_0_1,
  115. PINMUX_FUNCTION_END,
  116. PINMUX_MARK_BEGIN,
  117. /* IRQ */
  118. IRQ0_PORT2_MARK, IRQ0_PORT13_MARK,
  119. IRQ1_MARK,
  120. IRQ2_PORT11_MARK, IRQ2_PORT12_MARK,
  121. IRQ3_PORT10_MARK, IRQ3_PORT14_MARK,
  122. IRQ4_PORT15_MARK, IRQ4_PORT172_MARK,
  123. IRQ5_PORT0_MARK, IRQ5_PORT1_MARK,
  124. IRQ6_PORT121_MARK, IRQ6_PORT173_MARK,
  125. IRQ7_PORT120_MARK, IRQ7_PORT209_MARK,
  126. IRQ8_MARK,
  127. IRQ9_PORT118_MARK, IRQ9_PORT210_MARK,
  128. IRQ10_MARK,
  129. IRQ11_MARK,
  130. IRQ12_PORT42_MARK, IRQ12_PORT97_MARK,
  131. IRQ13_PORT64_MARK, IRQ13_PORT98_MARK,
  132. IRQ14_PORT63_MARK, IRQ14_PORT99_MARK,
  133. IRQ15_PORT62_MARK, IRQ15_PORT100_MARK,
  134. IRQ16_PORT68_MARK, IRQ16_PORT211_MARK,
  135. IRQ17_MARK,
  136. IRQ18_MARK,
  137. IRQ19_MARK,
  138. IRQ20_MARK,
  139. IRQ21_MARK,
  140. IRQ22_MARK,
  141. IRQ23_MARK,
  142. IRQ24_MARK,
  143. IRQ25_MARK,
  144. IRQ26_PORT58_MARK, IRQ26_PORT81_MARK,
  145. IRQ27_PORT57_MARK, IRQ27_PORT168_MARK,
  146. IRQ28_PORT56_MARK, IRQ28_PORT169_MARK,
  147. IRQ29_PORT50_MARK, IRQ29_PORT170_MARK,
  148. IRQ30_PORT49_MARK, IRQ30_PORT171_MARK,
  149. IRQ31_PORT41_MARK, IRQ31_PORT167_MARK,
  150. /* Function */
  151. /* DBGT */
  152. DBGMDT2_MARK, DBGMDT1_MARK, DBGMDT0_MARK,
  153. DBGMD10_MARK, DBGMD11_MARK, DBGMD20_MARK,
  154. DBGMD21_MARK,
  155. /* FSI-A */
  156. FSIAISLD_PORT0_MARK, /* FSIAISLD Port 0/5 */
  157. FSIAISLD_PORT5_MARK,
  158. FSIASPDIF_PORT9_MARK, /* FSIASPDIF Port 9/18 */
  159. FSIASPDIF_PORT18_MARK,
  160. FSIAOSLD1_MARK, FSIAOSLD2_MARK, FSIAOLR_MARK,
  161. FSIAOBT_MARK, FSIAOSLD_MARK, FSIAOMC_MARK,
  162. FSIACK_MARK, FSIAILR_MARK, FSIAIBT_MARK,
  163. /* FSI-B */
  164. FSIBCK_MARK,
  165. /* FMSI */
  166. FMSISLD_PORT1_MARK, /* FMSISLD Port 1/6 */
  167. FMSISLD_PORT6_MARK,
  168. FMSIILR_MARK, FMSIIBT_MARK, FMSIOLR_MARK, FMSIOBT_MARK,
  169. FMSICK_MARK, FMSOILR_MARK, FMSOIBT_MARK, FMSOOLR_MARK,
  170. FMSOOBT_MARK, FMSOSLD_MARK, FMSOCK_MARK,
  171. /* SCIFA0 */
  172. SCIFA0_SCK_MARK, SCIFA0_CTS_MARK, SCIFA0_RTS_MARK,
  173. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  174. /* SCIFA1 */
  175. SCIFA1_CTS_MARK, SCIFA1_SCK_MARK, SCIFA1_RXD_MARK,
  176. SCIFA1_TXD_MARK, SCIFA1_RTS_MARK,
  177. /* SCIFA2 */
  178. SCIFA2_SCK_PORT22_MARK, /* SCIFA2_SCK Port 22/199 */
  179. SCIFA2_SCK_PORT199_MARK,
  180. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  181. SCIFA2_CTS_MARK, SCIFA2_RTS_MARK,
  182. /* SCIFA3 */
  183. SCIFA3_RTS_PORT105_MARK, /* MSEL5CR_8_0 */
  184. SCIFA3_SCK_PORT116_MARK,
  185. SCIFA3_CTS_PORT117_MARK,
  186. SCIFA3_RXD_PORT174_MARK,
  187. SCIFA3_TXD_PORT175_MARK,
  188. SCIFA3_RTS_PORT161_MARK, /* MSEL5CR_8_1 */
  189. SCIFA3_SCK_PORT158_MARK,
  190. SCIFA3_CTS_PORT162_MARK,
  191. SCIFA3_RXD_PORT159_MARK,
  192. SCIFA3_TXD_PORT160_MARK,
  193. /* SCIFA4 */
  194. SCIFA4_RXD_PORT12_MARK, /* MSEL5CR[12:11] = 00 */
  195. SCIFA4_TXD_PORT13_MARK,
  196. SCIFA4_RXD_PORT204_MARK, /* MSEL5CR[12:11] = 01 */
  197. SCIFA4_TXD_PORT203_MARK,
  198. SCIFA4_RXD_PORT94_MARK, /* MSEL5CR[12:11] = 10 */
  199. SCIFA4_TXD_PORT93_MARK,
  200. SCIFA4_SCK_PORT21_MARK, /* SCIFA4_SCK Port 21/205 */
  201. SCIFA4_SCK_PORT205_MARK,
  202. /* SCIFA5 */
  203. SCIFA5_TXD_PORT20_MARK, /* MSEL5CR[15:14] = 00 */
  204. SCIFA5_RXD_PORT10_MARK,
  205. SCIFA5_RXD_PORT207_MARK, /* MSEL5CR[15:14] = 01 */
  206. SCIFA5_TXD_PORT208_MARK,
  207. SCIFA5_TXD_PORT91_MARK, /* MSEL5CR[15:14] = 10 */
  208. SCIFA5_RXD_PORT92_MARK,
  209. SCIFA5_SCK_PORT23_MARK, /* SCIFA5_SCK Port 23/206 */
  210. SCIFA5_SCK_PORT206_MARK,
  211. /* SCIFA6 */
  212. SCIFA6_SCK_MARK, SCIFA6_RXD_MARK, SCIFA6_TXD_MARK,
  213. /* SCIFA7 */
  214. SCIFA7_TXD_MARK, SCIFA7_RXD_MARK,
  215. /* SCIFAB */
  216. SCIFB_SCK_PORT190_MARK, /* MSEL5CR_17_0 */
  217. SCIFB_RXD_PORT191_MARK,
  218. SCIFB_TXD_PORT192_MARK,
  219. SCIFB_RTS_PORT186_MARK,
  220. SCIFB_CTS_PORT187_MARK,
  221. SCIFB_SCK_PORT2_MARK, /* MSEL5CR_17_1 */
  222. SCIFB_RXD_PORT3_MARK,
  223. SCIFB_TXD_PORT4_MARK,
  224. SCIFB_RTS_PORT172_MARK,
  225. SCIFB_CTS_PORT173_MARK,
  226. /* LCD0 */
  227. LCDC0_SELECT_MARK,
  228. LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
  229. LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
  230. LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
  231. LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
  232. LCD0_D16_MARK, LCD0_D17_MARK,
  233. LCD0_DON_MARK, LCD0_VCPWC_MARK, LCD0_VEPWC_MARK,
  234. LCD0_DCK_MARK, LCD0_VSYN_MARK, /* for RGB */
  235. LCD0_HSYN_MARK, LCD0_DISP_MARK, /* for RGB */
  236. LCD0_WR_MARK, LCD0_RD_MARK, /* for SYS */
  237. LCD0_CS_MARK, LCD0_RS_MARK, /* for SYS */
  238. LCD0_D21_PORT158_MARK, LCD0_D23_PORT159_MARK, /* MSEL5CR_6_1 */
  239. LCD0_D22_PORT160_MARK, LCD0_D20_PORT161_MARK,
  240. LCD0_D19_PORT162_MARK, LCD0_D18_PORT163_MARK,
  241. LCD0_LCLK_PORT165_MARK,
  242. LCD0_D18_PORT40_MARK, LCD0_D22_PORT0_MARK, /* MSEL5CR_6_0 */
  243. LCD0_D23_PORT1_MARK, LCD0_D21_PORT2_MARK,
  244. LCD0_D20_PORT3_MARK, LCD0_D19_PORT4_MARK,
  245. LCD0_LCLK_PORT102_MARK,
  246. /* LCD1 */
  247. LCDC1_SELECT_MARK,
  248. LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
  249. LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
  250. LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
  251. LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
  252. LCD1_D16_MARK, LCD1_D17_MARK, LCD1_D18_MARK, LCD1_D19_MARK,
  253. LCD1_D20_MARK, LCD1_D21_MARK, LCD1_D22_MARK, LCD1_D23_MARK,
  254. LCD1_DON_MARK, LCD1_VCPWC_MARK,
  255. LCD1_LCLK_MARK, LCD1_VEPWC_MARK,
  256. LCD1_DCK_MARK, LCD1_VSYN_MARK, /* for RGB */
  257. LCD1_HSYN_MARK, LCD1_DISP_MARK, /* for RGB */
  258. LCD1_RS_MARK, LCD1_CS_MARK, /* for SYS */
  259. LCD1_RD_MARK, LCD1_WR_MARK, /* for SYS */
  260. /* RSPI */
  261. RSPI_SSL0_A_MARK, RSPI_SSL1_A_MARK, RSPI_SSL2_A_MARK,
  262. RSPI_SSL3_A_MARK, RSPI_CK_A_MARK, RSPI_MOSI_A_MARK,
  263. RSPI_MISO_A_MARK,
  264. /* VIO CKO */
  265. VIO_CKO1_MARK, /* needs fixup */
  266. VIO_CKO2_MARK,
  267. VIO_CKO_1_MARK,
  268. VIO_CKO_MARK,
  269. /* VIO0 */
  270. VIO0_D0_MARK, VIO0_D1_MARK, VIO0_D2_MARK, VIO0_D3_MARK,
  271. VIO0_D4_MARK, VIO0_D5_MARK, VIO0_D6_MARK, VIO0_D7_MARK,
  272. VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
  273. VIO0_D12_MARK, VIO0_VD_MARK, VIO0_HD_MARK, VIO0_CLK_MARK,
  274. VIO0_FIELD_MARK,
  275. VIO0_D13_PORT26_MARK, /* MSEL5CR_27_0 */
  276. VIO0_D14_PORT25_MARK,
  277. VIO0_D15_PORT24_MARK,
  278. VIO0_D13_PORT22_MARK, /* MSEL5CR_27_1 */
  279. VIO0_D14_PORT95_MARK,
  280. VIO0_D15_PORT96_MARK,
  281. /* VIO1 */
  282. VIO1_D0_MARK, VIO1_D1_MARK, VIO1_D2_MARK, VIO1_D3_MARK,
  283. VIO1_D4_MARK, VIO1_D5_MARK, VIO1_D6_MARK, VIO1_D7_MARK,
  284. VIO1_VD_MARK, VIO1_HD_MARK, VIO1_CLK_MARK, VIO1_FIELD_MARK,
  285. /* TPU0 */
  286. TPU0TO0_MARK, TPU0TO1_MARK, TPU0TO3_MARK,
  287. TPU0TO2_PORT66_MARK, /* TPU0TO2 Port 66/202 */
  288. TPU0TO2_PORT202_MARK,
  289. /* SSP1 0 */
  290. STP0_IPD0_MARK, STP0_IPD1_MARK, STP0_IPD2_MARK, STP0_IPD3_MARK,
  291. STP0_IPD4_MARK, STP0_IPD5_MARK, STP0_IPD6_MARK, STP0_IPD7_MARK,
  292. STP0_IPEN_MARK, STP0_IPCLK_MARK, STP0_IPSYNC_MARK,
  293. /* SSP1 1 */
  294. STP1_IPD1_MARK, STP1_IPD2_MARK, STP1_IPD3_MARK, STP1_IPD4_MARK,
  295. STP1_IPD5_MARK, STP1_IPD6_MARK, STP1_IPD7_MARK, STP1_IPCLK_MARK,
  296. STP1_IPSYNC_MARK,
  297. STP1_IPD0_PORT186_MARK, /* MSEL5CR_23_0 */
  298. STP1_IPEN_PORT187_MARK,
  299. STP1_IPD0_PORT194_MARK, /* MSEL5CR_23_1 */
  300. STP1_IPEN_PORT193_MARK,
  301. /* SIM */
  302. SIM_RST_MARK, SIM_CLK_MARK,
  303. SIM_D_PORT22_MARK, /* SIM_D Port 22/199 */
  304. SIM_D_PORT199_MARK,
  305. /* SDHI0 */
  306. SDHI0_D0_MARK, SDHI0_D1_MARK, SDHI0_D2_MARK, SDHI0_D3_MARK,
  307. SDHI0_CD_MARK, SDHI0_WP_MARK, SDHI0_CMD_MARK, SDHI0_CLK_MARK,
  308. /* SDHI1 */
  309. SDHI1_D0_MARK, SDHI1_D1_MARK, SDHI1_D2_MARK, SDHI1_D3_MARK,
  310. SDHI1_CD_MARK, SDHI1_WP_MARK, SDHI1_CMD_MARK, SDHI1_CLK_MARK,
  311. /* SDHI2 */
  312. SDHI2_D0_MARK, SDHI2_D1_MARK, SDHI2_D2_MARK, SDHI2_D3_MARK,
  313. SDHI2_CLK_MARK, SDHI2_CMD_MARK,
  314. SDHI2_CD_PORT24_MARK, /* MSEL5CR_19_0 */
  315. SDHI2_WP_PORT25_MARK,
  316. SDHI2_WP_PORT177_MARK, /* MSEL5CR_19_1 */
  317. SDHI2_CD_PORT202_MARK,
  318. /* MSIOF2 */
  319. MSIOF2_TXD_MARK, MSIOF2_RXD_MARK, MSIOF2_TSCK_MARK,
  320. MSIOF2_SS2_MARK, MSIOF2_TSYNC_MARK, MSIOF2_SS1_MARK,
  321. MSIOF2_MCK1_MARK, MSIOF2_MCK0_MARK, MSIOF2_RSYNC_MARK,
  322. MSIOF2_RSCK_MARK,
  323. /* KEYSC */
  324. KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK, KEYIN7_MARK,
  325. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
  326. KEYOUT4_MARK, KEYOUT5_MARK, KEYOUT6_MARK, KEYOUT7_MARK,
  327. KEYIN0_PORT43_MARK, /* MSEL4CR_18_0 */
  328. KEYIN1_PORT44_MARK,
  329. KEYIN2_PORT45_MARK,
  330. KEYIN3_PORT46_MARK,
  331. KEYIN0_PORT58_MARK, /* MSEL4CR_18_1 */
  332. KEYIN1_PORT57_MARK,
  333. KEYIN2_PORT56_MARK,
  334. KEYIN3_PORT55_MARK,
  335. /* VOU */
  336. DV_D0_MARK, DV_D1_MARK, DV_D2_MARK, DV_D3_MARK,
  337. DV_D4_MARK, DV_D5_MARK, DV_D6_MARK, DV_D7_MARK,
  338. DV_D8_MARK, DV_D9_MARK, DV_D10_MARK, DV_D11_MARK,
  339. DV_D12_MARK, DV_D13_MARK, DV_D14_MARK, DV_D15_MARK,
  340. DV_CLK_MARK, DV_VSYNC_MARK, DV_HSYNC_MARK,
  341. /* MEMC */
  342. MEMC_AD0_MARK, MEMC_AD1_MARK, MEMC_AD2_MARK, MEMC_AD3_MARK,
  343. MEMC_AD4_MARK, MEMC_AD5_MARK, MEMC_AD6_MARK, MEMC_AD7_MARK,
  344. MEMC_AD8_MARK, MEMC_AD9_MARK, MEMC_AD10_MARK, MEMC_AD11_MARK,
  345. MEMC_AD12_MARK, MEMC_AD13_MARK, MEMC_AD14_MARK, MEMC_AD15_MARK,
  346. MEMC_CS0_MARK, MEMC_INT_MARK, MEMC_NWE_MARK, MEMC_NOE_MARK,
  347. MEMC_CS1_MARK, /* MSEL4CR_6_0 */
  348. MEMC_ADV_MARK,
  349. MEMC_WAIT_MARK,
  350. MEMC_BUSCLK_MARK,
  351. MEMC_A1_MARK, /* MSEL4CR_6_1 */
  352. MEMC_DREQ0_MARK,
  353. MEMC_DREQ1_MARK,
  354. MEMC_A0_MARK,
  355. /* MMC */
  356. MMC0_D0_PORT68_MARK, MMC0_D1_PORT69_MARK, MMC0_D2_PORT70_MARK,
  357. MMC0_D3_PORT71_MARK, MMC0_D4_PORT72_MARK, MMC0_D5_PORT73_MARK,
  358. MMC0_D6_PORT74_MARK, MMC0_D7_PORT75_MARK, MMC0_CLK_PORT66_MARK,
  359. MMC0_CMD_PORT67_MARK, /* MSEL4CR_15_0 */
  360. MMC1_D0_PORT149_MARK, MMC1_D1_PORT148_MARK, MMC1_D2_PORT147_MARK,
  361. MMC1_D3_PORT146_MARK, MMC1_D4_PORT145_MARK, MMC1_D5_PORT144_MARK,
  362. MMC1_D6_PORT143_MARK, MMC1_D7_PORT142_MARK, MMC1_CLK_PORT103_MARK,
  363. MMC1_CMD_PORT104_MARK, /* MSEL4CR_15_1 */
  364. /* MSIOF0 */
  365. MSIOF0_SS1_MARK, MSIOF0_SS2_MARK, MSIOF0_RXD_MARK,
  366. MSIOF0_TXD_MARK, MSIOF0_MCK0_MARK, MSIOF0_MCK1_MARK,
  367. MSIOF0_RSYNC_MARK, MSIOF0_RSCK_MARK, MSIOF0_TSCK_MARK,
  368. MSIOF0_TSYNC_MARK,
  369. /* MSIOF1 */
  370. MSIOF1_RSCK_MARK, MSIOF1_RSYNC_MARK,
  371. MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK,
  372. MSIOF1_SS2_PORT116_MARK, MSIOF1_SS1_PORT117_MARK,
  373. MSIOF1_RXD_PORT118_MARK, MSIOF1_TXD_PORT119_MARK,
  374. MSIOF1_TSYNC_PORT120_MARK,
  375. MSIOF1_TSCK_PORT121_MARK, /* MSEL4CR_10_0 */
  376. MSIOF1_SS1_PORT67_MARK, MSIOF1_TSCK_PORT72_MARK,
  377. MSIOF1_TSYNC_PORT73_MARK, MSIOF1_TXD_PORT74_MARK,
  378. MSIOF1_RXD_PORT75_MARK,
  379. MSIOF1_SS2_PORT202_MARK, /* MSEL4CR_10_1 */
  380. /* GPIO */
  381. GPO0_MARK, GPI0_MARK, GPO1_MARK, GPI1_MARK,
  382. /* USB0 */
  383. USB0_OCI_MARK, USB0_PPON_MARK, VBUS_MARK,
  384. /* USB1 */
  385. USB1_OCI_MARK, USB1_PPON_MARK,
  386. /* BBIF1 */
  387. BBIF1_RXD_MARK, BBIF1_TXD_MARK, BBIF1_TSYNC_MARK,
  388. BBIF1_TSCK_MARK, BBIF1_RSCK_MARK, BBIF1_RSYNC_MARK,
  389. BBIF1_FLOW_MARK, BBIF1_RX_FLOW_N_MARK,
  390. /* BBIF2 */
  391. BBIF2_TXD2_PORT5_MARK, /* MSEL5CR_0_0 */
  392. BBIF2_RXD2_PORT60_MARK,
  393. BBIF2_TSYNC2_PORT6_MARK,
  394. BBIF2_TSCK2_PORT59_MARK,
  395. BBIF2_RXD2_PORT90_MARK, /* MSEL5CR_0_1 */
  396. BBIF2_TXD2_PORT183_MARK,
  397. BBIF2_TSCK2_PORT89_MARK,
  398. BBIF2_TSYNC2_PORT184_MARK,
  399. /* BSC / FLCTL / PCMCIA */
  400. CS0_MARK, CS2_MARK, CS4_MARK,
  401. CS5B_MARK, CS6A_MARK,
  402. CS5A_PORT105_MARK, /* CS5A PORT 19/105 */
  403. CS5A_PORT19_MARK,
  404. IOIS16_MARK, /* ? */
  405. A0_MARK, A1_MARK, A2_MARK, A3_MARK,
  406. A4_FOE_MARK, /* share with FLCTL */
  407. A5_FCDE_MARK, /* share with FLCTL */
  408. A6_MARK, A7_MARK, A8_MARK, A9_MARK,
  409. A10_MARK, A11_MARK, A12_MARK, A13_MARK,
  410. A14_MARK, A15_MARK, A16_MARK, A17_MARK,
  411. A18_MARK, A19_MARK, A20_MARK, A21_MARK,
  412. A22_MARK, A23_MARK, A24_MARK, A25_MARK,
  413. A26_MARK,
  414. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, /* share with FLCTL */
  415. D3_NAF3_MARK, D4_NAF4_MARK, D5_NAF5_MARK, /* share with FLCTL */
  416. D6_NAF6_MARK, D7_NAF7_MARK, D8_NAF8_MARK, /* share with FLCTL */
  417. D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK, /* share with FLCTL */
  418. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, /* share with FLCTL */
  419. D15_NAF15_MARK, /* share with FLCTL */
  420. D16_MARK, D17_MARK, D18_MARK, D19_MARK,
  421. D20_MARK, D21_MARK, D22_MARK, D23_MARK,
  422. D24_MARK, D25_MARK, D26_MARK, D27_MARK,
  423. D28_MARK, D29_MARK, D30_MARK, D31_MARK,
  424. WE0_FWE_MARK, /* share with FLCTL */
  425. WE1_MARK,
  426. WE2_ICIORD_MARK, /* share with PCMCIA */
  427. WE3_ICIOWR_MARK, /* share with PCMCIA */
  428. CKO_MARK, BS_MARK, RDWR_MARK,
  429. RD_FSC_MARK, /* share with FLCTL */
  430. WAIT_PORT177_MARK, /* WAIT Port 90/177 */
  431. WAIT_PORT90_MARK,
  432. FCE0_MARK, FCE1_MARK, FRB_MARK, /* FLCTL */
  433. /* IRDA */
  434. IRDA_FIRSEL_MARK, IRDA_IN_MARK, IRDA_OUT_MARK,
  435. /* ATAPI */
  436. IDE_D0_MARK, IDE_D1_MARK, IDE_D2_MARK, IDE_D3_MARK,
  437. IDE_D4_MARK, IDE_D5_MARK, IDE_D6_MARK, IDE_D7_MARK,
  438. IDE_D8_MARK, IDE_D9_MARK, IDE_D10_MARK, IDE_D11_MARK,
  439. IDE_D12_MARK, IDE_D13_MARK, IDE_D14_MARK, IDE_D15_MARK,
  440. IDE_A0_MARK, IDE_A1_MARK, IDE_A2_MARK, IDE_CS0_MARK,
  441. IDE_CS1_MARK, IDE_IOWR_MARK, IDE_IORD_MARK, IDE_IORDY_MARK,
  442. IDE_INT_MARK, IDE_RST_MARK, IDE_DIRECTION_MARK,
  443. IDE_EXBUF_ENB_MARK, IDE_IODACK_MARK, IDE_IODREQ_MARK,
  444. /* RMII */
  445. RMII_CRS_DV_MARK, RMII_RX_ER_MARK, RMII_RXD0_MARK,
  446. RMII_RXD1_MARK, RMII_TX_EN_MARK, RMII_TXD0_MARK,
  447. RMII_MDC_MARK, RMII_TXD1_MARK, RMII_MDIO_MARK,
  448. RMII_REF50CK_MARK, /* for RMII */
  449. RMII_REF125CK_MARK, /* for GMII */
  450. /* GEther */
  451. ET_TX_CLK_MARK, ET_TX_EN_MARK, ET_ETXD0_MARK, ET_ETXD1_MARK,
  452. ET_ETXD2_MARK, ET_ETXD3_MARK,
  453. ET_ETXD4_MARK, ET_ETXD5_MARK, /* for GEther */
  454. ET_ETXD6_MARK, ET_ETXD7_MARK, /* for GEther */
  455. ET_COL_MARK, ET_TX_ER_MARK, ET_RX_CLK_MARK, ET_RX_DV_MARK,
  456. ET_ERXD0_MARK, ET_ERXD1_MARK, ET_ERXD2_MARK, ET_ERXD3_MARK,
  457. ET_ERXD4_MARK, ET_ERXD5_MARK, /* for GEther */
  458. ET_ERXD6_MARK, ET_ERXD7_MARK, /* for GEther */
  459. ET_RX_ER_MARK, ET_CRS_MARK, ET_MDC_MARK, ET_MDIO_MARK,
  460. ET_LINK_MARK, ET_PHY_INT_MARK, ET_WOL_MARK, ET_GTX_CLK_MARK,
  461. /* DMA0 */
  462. DREQ0_MARK, DACK0_MARK,
  463. /* DMA1 */
  464. DREQ1_MARK, DACK1_MARK,
  465. /* SYSC */
  466. RESETOUTS_MARK, RESETP_PULLUP_MARK, RESETP_PLAIN_MARK,
  467. /* IRREM */
  468. IROUT_MARK,
  469. /* SDENC */
  470. SDENC_CPG_MARK, SDENC_DV_CLKI_MARK,
  471. /* HDMI */
  472. HDMI_HPD_MARK, HDMI_CEC_MARK,
  473. /* DEBUG */
  474. EDEBGREQ_PULLUP_MARK, /* for JTAG */
  475. EDEBGREQ_PULLDOWN_MARK,
  476. TRACEAUD_FROM_VIO_MARK, /* for TRACE/AUD */
  477. TRACEAUD_FROM_LCDC0_MARK,
  478. TRACEAUD_FROM_MEMC_MARK,
  479. PINMUX_MARK_END,
  480. };
  481. static pinmux_enum_t pinmux_data[] = {
  482. /* specify valid pin states for each pin in GPIO mode */
  483. /* I/O and Pull U/D */
  484. PORT_DATA_IO_PD(0), PORT_DATA_IO_PD(1),
  485. PORT_DATA_IO_PD(2), PORT_DATA_IO_PD(3),
  486. PORT_DATA_IO_PD(4), PORT_DATA_IO_PD(5),
  487. PORT_DATA_IO_PD(6), PORT_DATA_IO(7),
  488. PORT_DATA_IO(8), PORT_DATA_IO(9),
  489. PORT_DATA_IO_PD(10), PORT_DATA_IO_PD(11),
  490. PORT_DATA_IO_PD(12), PORT_DATA_IO_PU_PD(13),
  491. PORT_DATA_IO_PD(14), PORT_DATA_IO_PD(15),
  492. PORT_DATA_IO_PD(16), PORT_DATA_IO_PD(17),
  493. PORT_DATA_IO(18), PORT_DATA_IO_PU(19),
  494. PORT_DATA_IO_PU_PD(20), PORT_DATA_IO_PD(21),
  495. PORT_DATA_IO_PU_PD(22), PORT_DATA_IO(23),
  496. PORT_DATA_IO_PU(24), PORT_DATA_IO_PU(25),
  497. PORT_DATA_IO_PU(26), PORT_DATA_IO_PU(27),
  498. PORT_DATA_IO_PU(28), PORT_DATA_IO_PU(29),
  499. PORT_DATA_IO_PU(30), PORT_DATA_IO_PD(31),
  500. PORT_DATA_IO_PD(32), PORT_DATA_IO_PD(33),
  501. PORT_DATA_IO_PD(34), PORT_DATA_IO_PU(35),
  502. PORT_DATA_IO_PU(36), PORT_DATA_IO_PD(37),
  503. PORT_DATA_IO_PU(38), PORT_DATA_IO_PD(39),
  504. PORT_DATA_IO_PU_PD(40), PORT_DATA_IO_PD(41),
  505. PORT_DATA_IO_PD(42), PORT_DATA_IO_PU_PD(43),
  506. PORT_DATA_IO_PU_PD(44), PORT_DATA_IO_PU_PD(45),
  507. PORT_DATA_IO_PU_PD(46), PORT_DATA_IO_PU_PD(47),
  508. PORT_DATA_IO_PU_PD(48), PORT_DATA_IO_PU_PD(49),
  509. PORT_DATA_IO_PU_PD(50), PORT_DATA_IO_PD(51),
  510. PORT_DATA_IO_PD(52), PORT_DATA_IO_PD(53),
  511. PORT_DATA_IO_PD(54), PORT_DATA_IO_PU_PD(55),
  512. PORT_DATA_IO_PU_PD(56), PORT_DATA_IO_PU_PD(57),
  513. PORT_DATA_IO_PU_PD(58), PORT_DATA_IO_PU_PD(59),
  514. PORT_DATA_IO_PU_PD(60), PORT_DATA_IO_PD(61),
  515. PORT_DATA_IO_PD(62), PORT_DATA_IO_PD(63),
  516. PORT_DATA_IO_PD(64), PORT_DATA_IO_PD(65),
  517. PORT_DATA_IO_PU_PD(66), PORT_DATA_IO_PU_PD(67),
  518. PORT_DATA_IO_PU_PD(68), PORT_DATA_IO_PU_PD(69),
  519. PORT_DATA_IO_PU_PD(70), PORT_DATA_IO_PU_PD(71),
  520. PORT_DATA_IO_PU_PD(72), PORT_DATA_IO_PU_PD(73),
  521. PORT_DATA_IO_PU_PD(74), PORT_DATA_IO_PU_PD(75),
  522. PORT_DATA_IO_PU_PD(76), PORT_DATA_IO_PU_PD(77),
  523. PORT_DATA_IO_PU_PD(78), PORT_DATA_IO_PU_PD(79),
  524. PORT_DATA_IO_PU_PD(80), PORT_DATA_IO_PU_PD(81),
  525. PORT_DATA_IO(82), PORT_DATA_IO_PU_PD(83),
  526. PORT_DATA_IO(84), PORT_DATA_IO_PD(85),
  527. PORT_DATA_IO_PD(86), PORT_DATA_IO_PD(87),
  528. PORT_DATA_IO_PD(88), PORT_DATA_IO_PD(89),
  529. PORT_DATA_IO_PD(90), PORT_DATA_IO_PU_PD(91),
  530. PORT_DATA_IO_PU_PD(92), PORT_DATA_IO_PU_PD(93),
  531. PORT_DATA_IO_PU_PD(94), PORT_DATA_IO_PU_PD(95),
  532. PORT_DATA_IO_PU_PD(96), PORT_DATA_IO_PU_PD(97),
  533. PORT_DATA_IO_PU_PD(98), PORT_DATA_IO_PU_PD(99),
  534. PORT_DATA_IO_PU_PD(100), PORT_DATA_IO(101),
  535. PORT_DATA_IO_PU(102), PORT_DATA_IO_PU_PD(103),
  536. PORT_DATA_IO_PU(104), PORT_DATA_IO_PU(105),
  537. PORT_DATA_IO_PU_PD(106), PORT_DATA_IO(107),
  538. PORT_DATA_IO(108), PORT_DATA_IO(109),
  539. PORT_DATA_IO(110), PORT_DATA_IO(111),
  540. PORT_DATA_IO(112), PORT_DATA_IO(113),
  541. PORT_DATA_IO_PU_PD(114), PORT_DATA_IO(115),
  542. PORT_DATA_IO_PD(116), PORT_DATA_IO_PD(117),
  543. PORT_DATA_IO_PD(118), PORT_DATA_IO_PD(119),
  544. PORT_DATA_IO_PD(120), PORT_DATA_IO_PD(121),
  545. PORT_DATA_IO_PD(122), PORT_DATA_IO_PD(123),
  546. PORT_DATA_IO_PD(124), PORT_DATA_IO(125),
  547. PORT_DATA_IO(126), PORT_DATA_IO(127),
  548. PORT_DATA_IO(128), PORT_DATA_IO(129),
  549. PORT_DATA_IO(130), PORT_DATA_IO(131),
  550. PORT_DATA_IO(132), PORT_DATA_IO(133),
  551. PORT_DATA_IO(134), PORT_DATA_IO(135),
  552. PORT_DATA_IO(136), PORT_DATA_IO(137),
  553. PORT_DATA_IO(138), PORT_DATA_IO(139),
  554. PORT_DATA_IO(140), PORT_DATA_IO(141),
  555. PORT_DATA_IO_PU(142), PORT_DATA_IO_PU(143),
  556. PORT_DATA_IO_PU(144), PORT_DATA_IO_PU(145),
  557. PORT_DATA_IO_PU(146), PORT_DATA_IO_PU(147),
  558. PORT_DATA_IO_PU(148), PORT_DATA_IO_PU(149),
  559. PORT_DATA_IO_PU(150), PORT_DATA_IO_PU(151),
  560. PORT_DATA_IO_PU(152), PORT_DATA_IO_PU(153),
  561. PORT_DATA_IO_PU(154), PORT_DATA_IO_PU(155),
  562. PORT_DATA_IO_PU(156), PORT_DATA_IO_PU(157),
  563. PORT_DATA_IO_PD(158), PORT_DATA_IO_PD(159),
  564. PORT_DATA_IO_PU_PD(160), PORT_DATA_IO_PD(161),
  565. PORT_DATA_IO_PD(162), PORT_DATA_IO_PD(163),
  566. PORT_DATA_IO_PD(164), PORT_DATA_IO_PD(165),
  567. PORT_DATA_IO_PU(166), PORT_DATA_IO_PU(167),
  568. PORT_DATA_IO_PU(168), PORT_DATA_IO_PU(169),
  569. PORT_DATA_IO_PU(170), PORT_DATA_IO_PU(171),
  570. PORT_DATA_IO_PD(172), PORT_DATA_IO_PD(173),
  571. PORT_DATA_IO_PD(174), PORT_DATA_IO_PD(175),
  572. PORT_DATA_IO_PU(176), PORT_DATA_IO_PU_PD(177),
  573. PORT_DATA_IO_PU(178), PORT_DATA_IO_PD(179),
  574. PORT_DATA_IO_PD(180), PORT_DATA_IO_PU(181),
  575. PORT_DATA_IO_PU(182), PORT_DATA_IO(183),
  576. PORT_DATA_IO_PD(184), PORT_DATA_IO_PD(185),
  577. PORT_DATA_IO_PD(186), PORT_DATA_IO_PD(187),
  578. PORT_DATA_IO_PD(188), PORT_DATA_IO_PD(189),
  579. PORT_DATA_IO_PD(190), PORT_DATA_IO_PD(191),
  580. PORT_DATA_IO_PD(192), PORT_DATA_IO_PU_PD(193),
  581. PORT_DATA_IO_PU_PD(194), PORT_DATA_IO_PD(195),
  582. PORT_DATA_IO_PU_PD(196), PORT_DATA_IO_PD(197),
  583. PORT_DATA_IO_PU_PD(198), PORT_DATA_IO_PU_PD(199),
  584. PORT_DATA_IO_PU_PD(200), PORT_DATA_IO_PU(201),
  585. PORT_DATA_IO_PU_PD(202), PORT_DATA_IO(203),
  586. PORT_DATA_IO_PU_PD(204), PORT_DATA_IO_PU_PD(205),
  587. PORT_DATA_IO_PU_PD(206), PORT_DATA_IO_PU_PD(207),
  588. PORT_DATA_IO_PU_PD(208), PORT_DATA_IO_PD(209),
  589. PORT_DATA_IO_PD(210), PORT_DATA_IO_PD(211),
  590. /* Port0 */
  591. PINMUX_DATA(DBGMDT2_MARK, PORT0_FN1),
  592. PINMUX_DATA(FSIAISLD_PORT0_MARK, PORT0_FN2, MSEL5CR_3_0),
  593. PINMUX_DATA(FSIAOSLD1_MARK, PORT0_FN3),
  594. PINMUX_DATA(LCD0_D22_PORT0_MARK, PORT0_FN4, MSEL5CR_6_0),
  595. PINMUX_DATA(SCIFA7_RXD_MARK, PORT0_FN6),
  596. PINMUX_DATA(LCD1_D4_MARK, PORT0_FN7),
  597. PINMUX_DATA(IRQ5_PORT0_MARK, PORT0_FN0, MSEL1CR_5_0),
  598. /* Port1 */
  599. PINMUX_DATA(DBGMDT1_MARK, PORT1_FN1),
  600. PINMUX_DATA(FMSISLD_PORT1_MARK, PORT1_FN2, MSEL5CR_5_0),
  601. PINMUX_DATA(FSIAOSLD2_MARK, PORT1_FN3),
  602. PINMUX_DATA(LCD0_D23_PORT1_MARK, PORT1_FN4, MSEL5CR_6_0),
  603. PINMUX_DATA(SCIFA7_TXD_MARK, PORT1_FN6),
  604. PINMUX_DATA(LCD1_D3_MARK, PORT1_FN7),
  605. PINMUX_DATA(IRQ5_PORT1_MARK, PORT1_FN0, MSEL1CR_5_1),
  606. /* Port2 */
  607. PINMUX_DATA(DBGMDT0_MARK, PORT2_FN1),
  608. PINMUX_DATA(SCIFB_SCK_PORT2_MARK, PORT2_FN2, MSEL5CR_17_1),
  609. PINMUX_DATA(LCD0_D21_PORT2_MARK, PORT2_FN4, MSEL5CR_6_0),
  610. PINMUX_DATA(LCD1_D2_MARK, PORT2_FN7),
  611. PINMUX_DATA(IRQ0_PORT2_MARK, PORT2_FN0, MSEL1CR_0_1),
  612. /* Port3 */
  613. PINMUX_DATA(DBGMD21_MARK, PORT3_FN1),
  614. PINMUX_DATA(SCIFB_RXD_PORT3_MARK, PORT3_FN2, MSEL5CR_17_1),
  615. PINMUX_DATA(LCD0_D20_PORT3_MARK, PORT3_FN4, MSEL5CR_6_0),
  616. PINMUX_DATA(LCD1_D1_MARK, PORT3_FN7),
  617. /* Port4 */
  618. PINMUX_DATA(DBGMD20_MARK, PORT4_FN1),
  619. PINMUX_DATA(SCIFB_TXD_PORT4_MARK, PORT4_FN2, MSEL5CR_17_1),
  620. PINMUX_DATA(LCD0_D19_PORT4_MARK, PORT4_FN4, MSEL5CR_6_0),
  621. PINMUX_DATA(LCD1_D0_MARK, PORT4_FN7),
  622. /* Port5 */
  623. PINMUX_DATA(DBGMD11_MARK, PORT5_FN1),
  624. PINMUX_DATA(BBIF2_TXD2_PORT5_MARK, PORT5_FN2, MSEL5CR_0_0),
  625. PINMUX_DATA(FSIAISLD_PORT5_MARK, PORT5_FN4, MSEL5CR_3_1),
  626. PINMUX_DATA(RSPI_SSL0_A_MARK, PORT5_FN6),
  627. PINMUX_DATA(LCD1_VCPWC_MARK, PORT5_FN7),
  628. /* Port6 */
  629. PINMUX_DATA(DBGMD10_MARK, PORT6_FN1),
  630. PINMUX_DATA(BBIF2_TSYNC2_PORT6_MARK, PORT6_FN2, MSEL5CR_0_0),
  631. PINMUX_DATA(FMSISLD_PORT6_MARK, PORT6_FN4, MSEL5CR_5_1),
  632. PINMUX_DATA(RSPI_SSL1_A_MARK, PORT6_FN6),
  633. PINMUX_DATA(LCD1_VEPWC_MARK, PORT6_FN7),
  634. /* Port7 */
  635. PINMUX_DATA(FSIAOLR_MARK, PORT7_FN1),
  636. /* Port8 */
  637. PINMUX_DATA(FSIAOBT_MARK, PORT8_FN1),
  638. /* Port9 */
  639. PINMUX_DATA(FSIAOSLD_MARK, PORT9_FN1),
  640. PINMUX_DATA(FSIASPDIF_PORT9_MARK, PORT9_FN2, MSEL5CR_4_0),
  641. /* Port10 */
  642. PINMUX_DATA(FSIAOMC_MARK, PORT10_FN1),
  643. PINMUX_DATA(SCIFA5_RXD_PORT10_MARK, PORT10_FN3, MSEL5CR_14_0, MSEL5CR_15_0),
  644. PINMUX_DATA(IRQ3_PORT10_MARK, PORT10_FN0, MSEL1CR_3_0),
  645. /* Port11 */
  646. PINMUX_DATA(FSIACK_MARK, PORT11_FN1),
  647. PINMUX_DATA(FSIBCK_MARK, PORT11_FN2),
  648. PINMUX_DATA(IRQ2_PORT11_MARK, PORT11_FN0, MSEL1CR_2_0),
  649. /* Port12 */
  650. PINMUX_DATA(FSIAILR_MARK, PORT12_FN1),
  651. PINMUX_DATA(SCIFA4_RXD_PORT12_MARK, PORT12_FN2, MSEL5CR_12_0, MSEL5CR_11_0),
  652. PINMUX_DATA(LCD1_RS_MARK, PORT12_FN6),
  653. PINMUX_DATA(LCD1_DISP_MARK, PORT12_FN7),
  654. PINMUX_DATA(IRQ2_PORT12_MARK, PORT12_FN0, MSEL1CR_2_1),
  655. /* Port13 */
  656. PINMUX_DATA(FSIAIBT_MARK, PORT13_FN1),
  657. PINMUX_DATA(SCIFA4_TXD_PORT13_MARK, PORT13_FN2, MSEL5CR_12_0, MSEL5CR_11_0),
  658. PINMUX_DATA(LCD1_RD_MARK, PORT13_FN7),
  659. PINMUX_DATA(IRQ0_PORT13_MARK, PORT13_FN0, MSEL1CR_0_0),
  660. /* Port14 */
  661. PINMUX_DATA(FMSOILR_MARK, PORT14_FN1),
  662. PINMUX_DATA(FMSIILR_MARK, PORT14_FN2),
  663. PINMUX_DATA(VIO_CKO1_MARK, PORT14_FN3),
  664. PINMUX_DATA(LCD1_D23_MARK, PORT14_FN7),
  665. PINMUX_DATA(IRQ3_PORT14_MARK, PORT14_FN0, MSEL1CR_3_1),
  666. /* Port15 */
  667. PINMUX_DATA(FMSOIBT_MARK, PORT15_FN1),
  668. PINMUX_DATA(FMSIIBT_MARK, PORT15_FN2),
  669. PINMUX_DATA(VIO_CKO2_MARK, PORT15_FN3),
  670. PINMUX_DATA(LCD1_D22_MARK, PORT15_FN7),
  671. PINMUX_DATA(IRQ4_PORT15_MARK, PORT15_FN0, MSEL1CR_4_0),
  672. /* Port16 */
  673. PINMUX_DATA(FMSOOLR_MARK, PORT16_FN1),
  674. PINMUX_DATA(FMSIOLR_MARK, PORT16_FN2),
  675. /* Port17 */
  676. PINMUX_DATA(FMSOOBT_MARK, PORT17_FN1),
  677. PINMUX_DATA(FMSIOBT_MARK, PORT17_FN2),
  678. /* Port18 */
  679. PINMUX_DATA(FMSOSLD_MARK, PORT18_FN1),
  680. PINMUX_DATA(FSIASPDIF_PORT18_MARK, PORT18_FN2, MSEL5CR_4_1),
  681. /* Port19 */
  682. PINMUX_DATA(FMSICK_MARK, PORT19_FN1),
  683. PINMUX_DATA(CS5A_PORT19_MARK, PORT19_FN7, MSEL5CR_2_1),
  684. PINMUX_DATA(IRQ10_MARK, PORT19_FN0),
  685. /* Port20 */
  686. PINMUX_DATA(FMSOCK_MARK, PORT20_FN1),
  687. PINMUX_DATA(SCIFA5_TXD_PORT20_MARK, PORT20_FN3, MSEL5CR_15_0, MSEL5CR_14_0),
  688. PINMUX_DATA(IRQ1_MARK, PORT20_FN0),
  689. /* Port21 */
  690. PINMUX_DATA(SCIFA1_CTS_MARK, PORT21_FN1),
  691. PINMUX_DATA(SCIFA4_SCK_PORT21_MARK, PORT21_FN2, MSEL5CR_10_0),
  692. PINMUX_DATA(TPU0TO1_MARK, PORT21_FN4),
  693. PINMUX_DATA(VIO1_FIELD_MARK, PORT21_FN5),
  694. PINMUX_DATA(STP0_IPD5_MARK, PORT21_FN6),
  695. PINMUX_DATA(LCD1_D10_MARK, PORT21_FN7),
  696. /* Port22 */
  697. PINMUX_DATA(SCIFA2_SCK_PORT22_MARK, PORT22_FN1, MSEL5CR_7_0),
  698. PINMUX_DATA(SIM_D_PORT22_MARK, PORT22_FN4, MSEL5CR_21_0),
  699. PINMUX_DATA(VIO0_D13_PORT22_MARK, PORT22_FN7, MSEL5CR_27_1),
  700. /* Port23 */
  701. PINMUX_DATA(SCIFA1_RTS_MARK, PORT23_FN1),
  702. PINMUX_DATA(SCIFA5_SCK_PORT23_MARK, PORT23_FN3, MSEL5CR_13_0),
  703. PINMUX_DATA(TPU0TO0_MARK, PORT23_FN4),
  704. PINMUX_DATA(VIO_CKO_1_MARK, PORT23_FN5),
  705. PINMUX_DATA(STP0_IPD2_MARK, PORT23_FN6),
  706. PINMUX_DATA(LCD1_D7_MARK, PORT23_FN7),
  707. /* Port24 */
  708. PINMUX_DATA(VIO0_D15_PORT24_MARK, PORT24_FN1, MSEL5CR_27_0),
  709. PINMUX_DATA(VIO1_D7_MARK, PORT24_FN5),
  710. PINMUX_DATA(SCIFA6_SCK_MARK, PORT24_FN6),
  711. PINMUX_DATA(SDHI2_CD_PORT24_MARK, PORT24_FN7, MSEL5CR_19_0),
  712. /* Port25 */
  713. PINMUX_DATA(VIO0_D14_PORT25_MARK, PORT25_FN1, MSEL5CR_27_0),
  714. PINMUX_DATA(VIO1_D6_MARK, PORT25_FN5),
  715. PINMUX_DATA(SCIFA6_RXD_MARK, PORT25_FN6),
  716. PINMUX_DATA(SDHI2_WP_PORT25_MARK, PORT25_FN7, MSEL5CR_19_0),
  717. /* Port26 */
  718. PINMUX_DATA(VIO0_D13_PORT26_MARK, PORT26_FN1, MSEL5CR_27_0),
  719. PINMUX_DATA(VIO1_D5_MARK, PORT26_FN5),
  720. PINMUX_DATA(SCIFA6_TXD_MARK, PORT26_FN6),
  721. /* Port27 - Port39 Function */
  722. PINMUX_DATA(VIO0_D7_MARK, PORT27_FN1),
  723. PINMUX_DATA(VIO0_D6_MARK, PORT28_FN1),
  724. PINMUX_DATA(VIO0_D5_MARK, PORT29_FN1),
  725. PINMUX_DATA(VIO0_D4_MARK, PORT30_FN1),
  726. PINMUX_DATA(VIO0_D3_MARK, PORT31_FN1),
  727. PINMUX_DATA(VIO0_D2_MARK, PORT32_FN1),
  728. PINMUX_DATA(VIO0_D1_MARK, PORT33_FN1),
  729. PINMUX_DATA(VIO0_D0_MARK, PORT34_FN1),
  730. PINMUX_DATA(VIO0_CLK_MARK, PORT35_FN1),
  731. PINMUX_DATA(VIO_CKO_MARK, PORT36_FN1),
  732. PINMUX_DATA(VIO0_HD_MARK, PORT37_FN1),
  733. PINMUX_DATA(VIO0_FIELD_MARK, PORT38_FN1),
  734. PINMUX_DATA(VIO0_VD_MARK, PORT39_FN1),
  735. /* Port38 IRQ */
  736. PINMUX_DATA(IRQ25_MARK, PORT38_FN0),
  737. /* Port40 */
  738. PINMUX_DATA(LCD0_D18_PORT40_MARK, PORT40_FN4, MSEL5CR_6_0),
  739. PINMUX_DATA(RSPI_CK_A_MARK, PORT40_FN6),
  740. PINMUX_DATA(LCD1_LCLK_MARK, PORT40_FN7),
  741. /* Port41 */
  742. PINMUX_DATA(LCD0_D17_MARK, PORT41_FN1),
  743. PINMUX_DATA(MSIOF2_SS1_MARK, PORT41_FN2),
  744. PINMUX_DATA(IRQ31_PORT41_MARK, PORT41_FN0, MSEL1CR_31_1),
  745. /* Port42 */
  746. PINMUX_DATA(LCD0_D16_MARK, PORT42_FN1),
  747. PINMUX_DATA(MSIOF2_MCK1_MARK, PORT42_FN2),
  748. PINMUX_DATA(IRQ12_PORT42_MARK, PORT42_FN0, MSEL1CR_12_1),
  749. /* Port43 */
  750. PINMUX_DATA(LCD0_D15_MARK, PORT43_FN1),
  751. PINMUX_DATA(MSIOF2_MCK0_MARK, PORT43_FN2),
  752. PINMUX_DATA(KEYIN0_PORT43_MARK, PORT43_FN3, MSEL4CR_18_0),
  753. PINMUX_DATA(DV_D15_MARK, PORT43_FN6),
  754. /* Port44 */
  755. PINMUX_DATA(LCD0_D14_MARK, PORT44_FN1),
  756. PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT44_FN2),
  757. PINMUX_DATA(KEYIN1_PORT44_MARK, PORT44_FN3, MSEL4CR_18_0),
  758. PINMUX_DATA(DV_D14_MARK, PORT44_FN6),
  759. /* Port45 */
  760. PINMUX_DATA(LCD0_D13_MARK, PORT45_FN1),
  761. PINMUX_DATA(MSIOF2_RSCK_MARK, PORT45_FN2),
  762. PINMUX_DATA(KEYIN2_PORT45_MARK, PORT45_FN3, MSEL4CR_18_0),
  763. PINMUX_DATA(DV_D13_MARK, PORT45_FN6),
  764. /* Port46 */
  765. PINMUX_DATA(LCD0_D12_MARK, PORT46_FN1),
  766. PINMUX_DATA(KEYIN3_PORT46_MARK, PORT46_FN3, MSEL4CR_18_0),
  767. PINMUX_DATA(DV_D12_MARK, PORT46_FN6),
  768. /* Port47 */
  769. PINMUX_DATA(LCD0_D11_MARK, PORT47_FN1),
  770. PINMUX_DATA(KEYIN4_MARK, PORT47_FN3),
  771. PINMUX_DATA(DV_D11_MARK, PORT47_FN6),
  772. /* Port48 */
  773. PINMUX_DATA(LCD0_D10_MARK, PORT48_FN1),
  774. PINMUX_DATA(KEYIN5_MARK, PORT48_FN3),
  775. PINMUX_DATA(DV_D10_MARK, PORT48_FN6),
  776. /* Port49 */
  777. PINMUX_DATA(LCD0_D9_MARK, PORT49_FN1),
  778. PINMUX_DATA(KEYIN6_MARK, PORT49_FN3),
  779. PINMUX_DATA(DV_D9_MARK, PORT49_FN6),
  780. PINMUX_DATA(IRQ30_PORT49_MARK, PORT49_FN0, MSEL1CR_30_1),
  781. /* Port50 */
  782. PINMUX_DATA(LCD0_D8_MARK, PORT50_FN1),
  783. PINMUX_DATA(KEYIN7_MARK, PORT50_FN3),
  784. PINMUX_DATA(DV_D8_MARK, PORT50_FN6),
  785. PINMUX_DATA(IRQ29_PORT50_MARK, PORT50_FN0, MSEL1CR_29_1),
  786. /* Port51 */
  787. PINMUX_DATA(LCD0_D7_MARK, PORT51_FN1),
  788. PINMUX_DATA(KEYOUT0_MARK, PORT51_FN3),
  789. PINMUX_DATA(DV_D7_MARK, PORT51_FN6),
  790. /* Port52 */
  791. PINMUX_DATA(LCD0_D6_MARK, PORT52_FN1),
  792. PINMUX_DATA(KEYOUT1_MARK, PORT52_FN3),
  793. PINMUX_DATA(DV_D6_MARK, PORT52_FN6),
  794. /* Port53 */
  795. PINMUX_DATA(LCD0_D5_MARK, PORT53_FN1),
  796. PINMUX_DATA(KEYOUT2_MARK, PORT53_FN3),
  797. PINMUX_DATA(DV_D5_MARK, PORT53_FN6),
  798. /* Port54 */
  799. PINMUX_DATA(LCD0_D4_MARK, PORT54_FN1),
  800. PINMUX_DATA(KEYOUT3_MARK, PORT54_FN3),
  801. PINMUX_DATA(DV_D4_MARK, PORT54_FN6),
  802. /* Port55 */
  803. PINMUX_DATA(LCD0_D3_MARK, PORT55_FN1),
  804. PINMUX_DATA(KEYOUT4_MARK, PORT55_FN3),
  805. PINMUX_DATA(KEYIN3_PORT55_MARK, PORT55_FN4, MSEL4CR_18_1),
  806. PINMUX_DATA(DV_D3_MARK, PORT55_FN6),
  807. /* Port56 */
  808. PINMUX_DATA(LCD0_D2_MARK, PORT56_FN1),
  809. PINMUX_DATA(KEYOUT5_MARK, PORT56_FN3),
  810. PINMUX_DATA(KEYIN2_PORT56_MARK, PORT56_FN4, MSEL4CR_18_1),
  811. PINMUX_DATA(DV_D2_MARK, PORT56_FN6),
  812. PINMUX_DATA(IRQ28_PORT56_MARK, PORT56_FN0, MSEL1CR_28_1),
  813. /* Port57 */
  814. PINMUX_DATA(LCD0_D1_MARK, PORT57_FN1),
  815. PINMUX_DATA(KEYOUT6_MARK, PORT57_FN3),
  816. PINMUX_DATA(KEYIN1_PORT57_MARK, PORT57_FN4, MSEL4CR_18_1),
  817. PINMUX_DATA(DV_D1_MARK, PORT57_FN6),
  818. PINMUX_DATA(IRQ27_PORT57_MARK, PORT57_FN0, MSEL1CR_27_1),
  819. /* Port58 */
  820. PINMUX_DATA(LCD0_D0_MARK, PORT58_FN1),
  821. PINMUX_DATA(KEYOUT7_MARK, PORT58_FN3),
  822. PINMUX_DATA(KEYIN0_PORT58_MARK, PORT58_FN4, MSEL4CR_18_1),
  823. PINMUX_DATA(DV_D0_MARK, PORT58_FN6),
  824. PINMUX_DATA(IRQ26_PORT58_MARK, PORT58_FN0, MSEL1CR_26_1),
  825. /* Port59 */
  826. PINMUX_DATA(LCD0_VCPWC_MARK, PORT59_FN1),
  827. PINMUX_DATA(BBIF2_TSCK2_PORT59_MARK, PORT59_FN2, MSEL5CR_0_0),
  828. PINMUX_DATA(RSPI_MOSI_A_MARK, PORT59_FN6),
  829. /* Port60 */
  830. PINMUX_DATA(LCD0_VEPWC_MARK, PORT60_FN1),
  831. PINMUX_DATA(BBIF2_RXD2_PORT60_MARK, PORT60_FN2, MSEL5CR_0_0),
  832. PINMUX_DATA(RSPI_MISO_A_MARK, PORT60_FN6),
  833. /* Port61 */
  834. PINMUX_DATA(LCD0_DON_MARK, PORT61_FN1),
  835. PINMUX_DATA(MSIOF2_TXD_MARK, PORT61_FN2),
  836. /* Port62 */
  837. PINMUX_DATA(LCD0_DCK_MARK, PORT62_FN1),
  838. PINMUX_DATA(LCD0_WR_MARK, PORT62_FN4),
  839. PINMUX_DATA(DV_CLK_MARK, PORT62_FN6),
  840. PINMUX_DATA(IRQ15_PORT62_MARK, PORT62_FN0, MSEL1CR_15_1),
  841. /* Port63 */
  842. PINMUX_DATA(LCD0_VSYN_MARK, PORT63_FN1),
  843. PINMUX_DATA(DV_VSYNC_MARK, PORT63_FN6),
  844. PINMUX_DATA(IRQ14_PORT63_MARK, PORT63_FN0, MSEL1CR_14_1),
  845. /* Port64 */
  846. PINMUX_DATA(LCD0_HSYN_MARK, PORT64_FN1),
  847. PINMUX_DATA(LCD0_CS_MARK, PORT64_FN4),
  848. PINMUX_DATA(DV_HSYNC_MARK, PORT64_FN6),
  849. PINMUX_DATA(IRQ13_PORT64_MARK, PORT64_FN0, MSEL1CR_13_1),
  850. /* Port65 */
  851. PINMUX_DATA(LCD0_DISP_MARK, PORT65_FN1),
  852. PINMUX_DATA(MSIOF2_TSCK_MARK, PORT65_FN2),
  853. PINMUX_DATA(LCD0_RS_MARK, PORT65_FN4),
  854. /* Port66 */
  855. PINMUX_DATA(MEMC_INT_MARK, PORT66_FN1),
  856. PINMUX_DATA(TPU0TO2_PORT66_MARK, PORT66_FN3, MSEL5CR_25_0),
  857. PINMUX_DATA(MMC0_CLK_PORT66_MARK, PORT66_FN4, MSEL4CR_15_0),
  858. PINMUX_DATA(SDHI1_CLK_MARK, PORT66_FN6),
  859. /* Port67 - Port73 Function1 */
  860. PINMUX_DATA(MEMC_CS0_MARK, PORT67_FN1),
  861. PINMUX_DATA(MEMC_AD8_MARK, PORT68_FN1),
  862. PINMUX_DATA(MEMC_AD9_MARK, PORT69_FN1),
  863. PINMUX_DATA(MEMC_AD10_MARK, PORT70_FN1),
  864. PINMUX_DATA(MEMC_AD11_MARK, PORT71_FN1),
  865. PINMUX_DATA(MEMC_AD12_MARK, PORT72_FN1),
  866. PINMUX_DATA(MEMC_AD13_MARK, PORT73_FN1),
  867. /* Port67 - Port73 Function2 */
  868. PINMUX_DATA(MSIOF1_SS1_PORT67_MARK, PORT67_FN2, MSEL4CR_10_1),
  869. PINMUX_DATA(MSIOF1_RSCK_MARK, PORT68_FN2),
  870. PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT69_FN2),
  871. PINMUX_DATA(MSIOF1_MCK0_MARK, PORT70_FN2),
  872. PINMUX_DATA(MSIOF1_MCK1_MARK, PORT71_FN2),
  873. PINMUX_DATA(MSIOF1_TSCK_PORT72_MARK, PORT72_FN2, MSEL4CR_10_1),
  874. PINMUX_DATA(MSIOF1_TSYNC_PORT73_MARK, PORT73_FN2, MSEL4CR_10_1),
  875. /* Port67 - Port73 Function4 */
  876. PINMUX_DATA(MMC0_CMD_PORT67_MARK, PORT67_FN4, MSEL4CR_15_0),
  877. PINMUX_DATA(MMC0_D0_PORT68_MARK, PORT68_FN4, MSEL4CR_15_0),
  878. PINMUX_DATA(MMC0_D1_PORT69_MARK, PORT69_FN4, MSEL4CR_15_0),
  879. PINMUX_DATA(MMC0_D2_PORT70_MARK, PORT70_FN4, MSEL4CR_15_0),
  880. PINMUX_DATA(MMC0_D3_PORT71_MARK, PORT71_FN4, MSEL4CR_15_0),
  881. PINMUX_DATA(MMC0_D4_PORT72_MARK, PORT72_FN4, MSEL4CR_15_0),
  882. PINMUX_DATA(MMC0_D5_PORT73_MARK, PORT73_FN4, MSEL4CR_15_0),
  883. /* Port67 - Port73 Function6 */
  884. PINMUX_DATA(SDHI1_CMD_MARK, PORT67_FN6),
  885. PINMUX_DATA(SDHI1_D0_MARK, PORT68_FN6),
  886. PINMUX_DATA(SDHI1_D1_MARK, PORT69_FN6),
  887. PINMUX_DATA(SDHI1_D2_MARK, PORT70_FN6),
  888. PINMUX_DATA(SDHI1_D3_MARK, PORT71_FN6),
  889. PINMUX_DATA(SDHI1_CD_MARK, PORT72_FN6),
  890. PINMUX_DATA(SDHI1_WP_MARK, PORT73_FN6),
  891. /* Port67 - Port71 IRQ */
  892. PINMUX_DATA(IRQ20_MARK, PORT67_FN0),
  893. PINMUX_DATA(IRQ16_PORT68_MARK, PORT68_FN0, MSEL1CR_16_0),
  894. PINMUX_DATA(IRQ17_MARK, PORT69_FN0),
  895. PINMUX_DATA(IRQ18_MARK, PORT70_FN0),
  896. PINMUX_DATA(IRQ19_MARK, PORT71_FN0),
  897. /* Port74 */
  898. PINMUX_DATA(MEMC_AD14_MARK, PORT74_FN1),
  899. PINMUX_DATA(MSIOF1_TXD_PORT74_MARK, PORT74_FN2, MSEL4CR_10_1),
  900. PINMUX_DATA(MMC0_D6_PORT74_MARK, PORT74_FN4, MSEL4CR_15_0),
  901. PINMUX_DATA(STP1_IPD7_MARK, PORT74_FN6),
  902. PINMUX_DATA(LCD1_D21_MARK, PORT74_FN7),
  903. /* Port75 */
  904. PINMUX_DATA(MEMC_AD15_MARK, PORT75_FN1),
  905. PINMUX_DATA(MSIOF1_RXD_PORT75_MARK, PORT75_FN2, MSEL4CR_10_1),
  906. PINMUX_DATA(MMC0_D7_PORT75_MARK, PORT75_FN4, MSEL4CR_15_0),
  907. PINMUX_DATA(STP1_IPD6_MARK, PORT75_FN6),
  908. PINMUX_DATA(LCD1_D20_MARK, PORT75_FN7),
  909. /* Port76 - Port80 Function */
  910. PINMUX_DATA(SDHI0_CMD_MARK, PORT76_FN1),
  911. PINMUX_DATA(SDHI0_D0_MARK, PORT77_FN1),
  912. PINMUX_DATA(SDHI0_D1_MARK, PORT78_FN1),
  913. PINMUX_DATA(SDHI0_D2_MARK, PORT79_FN1),
  914. PINMUX_DATA(SDHI0_D3_MARK, PORT80_FN1),
  915. /* Port81 */
  916. PINMUX_DATA(SDHI0_CD_MARK, PORT81_FN1),
  917. PINMUX_DATA(IRQ26_PORT81_MARK, PORT81_FN0, MSEL1CR_26_0),
  918. /* Port82 - Port88 Function */
  919. PINMUX_DATA(SDHI0_CLK_MARK, PORT82_FN1),
  920. PINMUX_DATA(SDHI0_WP_MARK, PORT83_FN1),
  921. PINMUX_DATA(RESETOUTS_MARK, PORT84_FN1),
  922. PINMUX_DATA(USB0_PPON_MARK, PORT85_FN1),
  923. PINMUX_DATA(USB0_OCI_MARK, PORT86_FN1),
  924. PINMUX_DATA(USB1_PPON_MARK, PORT87_FN1),
  925. PINMUX_DATA(USB1_OCI_MARK, PORT88_FN1),
  926. /* Port89 */
  927. PINMUX_DATA(DREQ0_MARK, PORT89_FN1),
  928. PINMUX_DATA(BBIF2_TSCK2_PORT89_MARK, PORT89_FN2, MSEL5CR_0_1),
  929. PINMUX_DATA(RSPI_SSL3_A_MARK, PORT89_FN6),
  930. /* Port90 */
  931. PINMUX_DATA(DACK0_MARK, PORT90_FN1),
  932. PINMUX_DATA(BBIF2_RXD2_PORT90_MARK, PORT90_FN2, MSEL5CR_0_1),
  933. PINMUX_DATA(RSPI_SSL2_A_MARK, PORT90_FN6),
  934. PINMUX_DATA(WAIT_PORT90_MARK, PORT90_FN7, MSEL5CR_2_1),
  935. /* Port91 */
  936. PINMUX_DATA(MEMC_AD0_MARK, PORT91_FN1),
  937. PINMUX_DATA(BBIF1_RXD_MARK, PORT91_FN2),
  938. PINMUX_DATA(SCIFA5_TXD_PORT91_MARK, PORT91_FN3, MSEL5CR_15_1, MSEL5CR_14_0),
  939. PINMUX_DATA(LCD1_D5_MARK, PORT91_FN7),
  940. /* Port92 */
  941. PINMUX_DATA(MEMC_AD1_MARK, PORT92_FN1),
  942. PINMUX_DATA(BBIF1_TSYNC_MARK, PORT92_FN2),
  943. PINMUX_DATA(SCIFA5_RXD_PORT92_MARK, PORT92_FN3, MSEL5CR_15_1, MSEL5CR_14_0),
  944. PINMUX_DATA(STP0_IPD1_MARK, PORT92_FN6),
  945. PINMUX_DATA(LCD1_D6_MARK, PORT92_FN7),
  946. /* Port93 */
  947. PINMUX_DATA(MEMC_AD2_MARK, PORT93_FN1),
  948. PINMUX_DATA(BBIF1_TSCK_MARK, PORT93_FN2),
  949. PINMUX_DATA(SCIFA4_TXD_PORT93_MARK, PORT93_FN3, MSEL5CR_12_1, MSEL5CR_11_0),
  950. PINMUX_DATA(STP0_IPD3_MARK, PORT93_FN6),
  951. PINMUX_DATA(LCD1_D8_MARK, PORT93_FN7),
  952. /* Port94 */
  953. PINMUX_DATA(MEMC_AD3_MARK, PORT94_FN1),
  954. PINMUX_DATA(BBIF1_TXD_MARK, PORT94_FN2),
  955. PINMUX_DATA(SCIFA4_RXD_PORT94_MARK, PORT94_FN3, MSEL5CR_12_1, MSEL5CR_11_0),
  956. PINMUX_DATA(STP0_IPD4_MARK, PORT94_FN6),
  957. PINMUX_DATA(LCD1_D9_MARK, PORT94_FN7),
  958. /* Port95 */
  959. PINMUX_DATA(MEMC_CS1_MARK, PORT95_FN1, MSEL4CR_6_0),
  960. PINMUX_DATA(MEMC_A1_MARK, PORT95_FN1, MSEL4CR_6_1),
  961. PINMUX_DATA(SCIFA2_CTS_MARK, PORT95_FN2),
  962. PINMUX_DATA(SIM_RST_MARK, PORT95_FN4),
  963. PINMUX_DATA(VIO0_D14_PORT95_MARK, PORT95_FN7, MSEL5CR_27_1),
  964. PINMUX_DATA(IRQ22_MARK, PORT95_FN0),
  965. /* Port96 */
  966. PINMUX_DATA(MEMC_ADV_MARK, PORT96_FN1, MSEL4CR_6_0),
  967. PINMUX_DATA(MEMC_DREQ0_MARK, PORT96_FN1, MSEL4CR_6_1),
  968. PINMUX_DATA(SCIFA2_RTS_MARK, PORT96_FN2),
  969. PINMUX_DATA(SIM_CLK_MARK, PORT96_FN4),
  970. PINMUX_DATA(VIO0_D15_PORT96_MARK, PORT96_FN7, MSEL5CR_27_1),
  971. PINMUX_DATA(IRQ23_MARK, PORT96_FN0),
  972. /* Port97 */
  973. PINMUX_DATA(MEMC_AD4_MARK, PORT97_FN1),
  974. PINMUX_DATA(BBIF1_RSCK_MARK, PORT97_FN2),
  975. PINMUX_DATA(LCD1_CS_MARK, PORT97_FN6),
  976. PINMUX_DATA(LCD1_HSYN_MARK, PORT97_FN7),
  977. PINMUX_DATA(IRQ12_PORT97_MARK, PORT97_FN0, MSEL1CR_12_0),
  978. /* Port98 */
  979. PINMUX_DATA(MEMC_AD5_MARK, PORT98_FN1),
  980. PINMUX_DATA(BBIF1_RSYNC_MARK, PORT98_FN2),
  981. PINMUX_DATA(LCD1_VSYN_MARK, PORT98_FN7),
  982. PINMUX_DATA(IRQ13_PORT98_MARK, PORT98_FN0, MSEL1CR_13_0),
  983. /* Port99 */
  984. PINMUX_DATA(MEMC_AD6_MARK, PORT99_FN1),
  985. PINMUX_DATA(BBIF1_FLOW_MARK, PORT99_FN2),
  986. PINMUX_DATA(LCD1_WR_MARK, PORT99_FN6),
  987. PINMUX_DATA(LCD1_DCK_MARK, PORT99_FN7),
  988. PINMUX_DATA(IRQ14_PORT99_MARK, PORT99_FN0, MSEL1CR_14_0),
  989. /* Port100 */
  990. PINMUX_DATA(MEMC_AD7_MARK, PORT100_FN1),
  991. PINMUX_DATA(BBIF1_RX_FLOW_N_MARK, PORT100_FN2),
  992. PINMUX_DATA(LCD1_DON_MARK, PORT100_FN7),
  993. PINMUX_DATA(IRQ15_PORT100_MARK, PORT100_FN0, MSEL1CR_15_0),
  994. /* Port101 */
  995. PINMUX_DATA(FCE0_MARK, PORT101_FN1),
  996. /* Port102 */
  997. PINMUX_DATA(FRB_MARK, PORT102_FN1),
  998. PINMUX_DATA(LCD0_LCLK_PORT102_MARK, PORT102_FN4, MSEL5CR_6_0),
  999. /* Port103 */
  1000. PINMUX_DATA(CS5B_MARK, PORT103_FN1),
  1001. PINMUX_DATA(FCE1_MARK, PORT103_FN2),
  1002. PINMUX_DATA(MMC1_CLK_PORT103_MARK, PORT103_FN3, MSEL4CR_15_1),
  1003. /* Port104 */
  1004. PINMUX_DATA(CS6A_MARK, PORT104_FN1),
  1005. PINMUX_DATA(MMC1_CMD_PORT104_MARK, PORT104_FN3, MSEL4CR_15_1),
  1006. PINMUX_DATA(IRQ11_MARK, PORT104_FN0),
  1007. /* Port105 */
  1008. PINMUX_DATA(CS5A_PORT105_MARK, PORT105_FN1, MSEL5CR_2_0),
  1009. PINMUX_DATA(SCIFA3_RTS_PORT105_MARK, PORT105_FN4, MSEL5CR_8_0),
  1010. /* Port106 */
  1011. PINMUX_DATA(IOIS16_MARK, PORT106_FN1),
  1012. PINMUX_DATA(IDE_EXBUF_ENB_MARK, PORT106_FN6),
  1013. /* Port107 - Port115 Function */
  1014. PINMUX_DATA(WE3_ICIOWR_MARK, PORT107_FN1),
  1015. PINMUX_DATA(WE2_ICIORD_MARK, PORT108_FN1),
  1016. PINMUX_DATA(CS0_MARK, PORT109_FN1),
  1017. PINMUX_DATA(CS2_MARK, PORT110_FN1),
  1018. PINMUX_DATA(CS4_MARK, PORT111_FN1),
  1019. PINMUX_DATA(WE1_MARK, PORT112_FN1),
  1020. PINMUX_DATA(WE0_FWE_MARK, PORT113_FN1),
  1021. PINMUX_DATA(RDWR_MARK, PORT114_FN1),
  1022. PINMUX_DATA(RD_FSC_MARK, PORT115_FN1),
  1023. /* Port116 */
  1024. PINMUX_DATA(A25_MARK, PORT116_FN1),
  1025. PINMUX_DATA(MSIOF0_SS2_MARK, PORT116_FN2),
  1026. PINMUX_DATA(MSIOF1_SS2_PORT116_MARK, PORT116_FN3, MSEL4CR_10_0),
  1027. PINMUX_DATA(SCIFA3_SCK_PORT116_MARK, PORT116_FN4, MSEL5CR_8_0),
  1028. PINMUX_DATA(GPO1_MARK, PORT116_FN5),
  1029. /* Port117 */
  1030. PINMUX_DATA(A24_MARK, PORT117_FN1),
  1031. PINMUX_DATA(MSIOF0_SS1_MARK, PORT117_FN2),
  1032. PINMUX_DATA(MSIOF1_SS1_PORT117_MARK, PORT117_FN3, MSEL4CR_10_0),
  1033. PINMUX_DATA(SCIFA3_CTS_PORT117_MARK, PORT117_FN4, MSEL5CR_8_0),
  1034. PINMUX_DATA(GPO0_MARK, PORT117_FN5),
  1035. /* Port118 */
  1036. PINMUX_DATA(A23_MARK, PORT118_FN1),
  1037. PINMUX_DATA(MSIOF0_MCK1_MARK, PORT118_FN2),
  1038. PINMUX_DATA(MSIOF1_RXD_PORT118_MARK, PORT118_FN3, MSEL4CR_10_0),
  1039. PINMUX_DATA(GPI1_MARK, PORT118_FN5),
  1040. PINMUX_DATA(IRQ9_PORT118_MARK, PORT118_FN0, MSEL1CR_9_0),
  1041. /* Port119 */
  1042. PINMUX_DATA(A22_MARK, PORT119_FN1),
  1043. PINMUX_DATA(MSIOF0_MCK0_MARK, PORT119_FN2),
  1044. PINMUX_DATA(MSIOF1_TXD_PORT119_MARK, PORT119_FN3, MSEL4CR_10_0),
  1045. PINMUX_DATA(GPI0_MARK, PORT119_FN5),
  1046. PINMUX_DATA(IRQ8_MARK, PORT119_FN0),
  1047. /* Port120 */
  1048. PINMUX_DATA(A21_MARK, PORT120_FN1),
  1049. PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT120_FN2),
  1050. PINMUX_DATA(MSIOF1_TSYNC_PORT120_MARK, PORT120_FN3, MSEL4CR_10_0),
  1051. PINMUX_DATA(IRQ7_PORT120_MARK, PORT120_FN0, MSEL1CR_7_1),
  1052. /* Port121 */
  1053. PINMUX_DATA(A20_MARK, PORT121_FN1),
  1054. PINMUX_DATA(MSIOF0_RSCK_MARK, PORT121_FN2),
  1055. PINMUX_DATA(MSIOF1_TSCK_PORT121_MARK, PORT121_FN3, MSEL4CR_10_0),
  1056. PINMUX_DATA(IRQ6_PORT121_MARK, PORT121_FN0, MSEL1CR_6_0),
  1057. /* Port122 */
  1058. PINMUX_DATA(A19_MARK, PORT122_FN1),
  1059. PINMUX_DATA(MSIOF0_RXD_MARK, PORT122_FN2),
  1060. /* Port123 */
  1061. PINMUX_DATA(A18_MARK, PORT123_FN1),
  1062. PINMUX_DATA(MSIOF0_TSCK_MARK, PORT123_FN2),
  1063. /* Port124 */
  1064. PINMUX_DATA(A17_MARK, PORT124_FN1),
  1065. PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT124_FN2),
  1066. /* Port125 - Port141 Function */
  1067. PINMUX_DATA(A16_MARK, PORT125_FN1),
  1068. PINMUX_DATA(A15_MARK, PORT126_FN1),
  1069. PINMUX_DATA(A14_MARK, PORT127_FN1),
  1070. PINMUX_DATA(A13_MARK, PORT128_FN1),
  1071. PINMUX_DATA(A12_MARK, PORT129_FN1),
  1072. PINMUX_DATA(A11_MARK, PORT130_FN1),
  1073. PINMUX_DATA(A10_MARK, PORT131_FN1),
  1074. PINMUX_DATA(A9_MARK, PORT132_FN1),
  1075. PINMUX_DATA(A8_MARK, PORT133_FN1),
  1076. PINMUX_DATA(A7_MARK, PORT134_FN1),
  1077. PINMUX_DATA(A6_MARK, PORT135_FN1),
  1078. PINMUX_DATA(A5_FCDE_MARK, PORT136_FN1),
  1079. PINMUX_DATA(A4_FOE_MARK, PORT137_FN1),
  1080. PINMUX_DATA(A3_MARK, PORT138_FN1),
  1081. PINMUX_DATA(A2_MARK, PORT139_FN1),
  1082. PINMUX_DATA(A1_MARK, PORT140_FN1),
  1083. PINMUX_DATA(CKO_MARK, PORT141_FN1),
  1084. /* Port142 - Port157 Function1 */
  1085. PINMUX_DATA(D15_NAF15_MARK, PORT142_FN1),
  1086. PINMUX_DATA(D14_NAF14_MARK, PORT143_FN1),
  1087. PINMUX_DATA(D13_NAF13_MARK, PORT144_FN1),
  1088. PINMUX_DATA(D12_NAF12_MARK, PORT145_FN1),
  1089. PINMUX_DATA(D11_NAF11_MARK, PORT146_FN1),
  1090. PINMUX_DATA(D10_NAF10_MARK, PORT147_FN1),
  1091. PINMUX_DATA(D9_NAF9_MARK, PORT148_FN1),
  1092. PINMUX_DATA(D8_NAF8_MARK, PORT149_FN1),
  1093. PINMUX_DATA(D7_NAF7_MARK, PORT150_FN1),
  1094. PINMUX_DATA(D6_NAF6_MARK, PORT151_FN1),
  1095. PINMUX_DATA(D5_NAF5_MARK, PORT152_FN1),
  1096. PINMUX_DATA(D4_NAF4_MARK, PORT153_FN1),
  1097. PINMUX_DATA(D3_NAF3_MARK, PORT154_FN1),
  1098. PINMUX_DATA(D2_NAF2_MARK, PORT155_FN1),
  1099. PINMUX_DATA(D1_NAF1_MARK, PORT156_FN1),
  1100. PINMUX_DATA(D0_NAF0_MARK, PORT157_FN1),
  1101. /* Port142 - Port149 Function3 */
  1102. PINMUX_DATA(MMC1_D7_PORT142_MARK, PORT142_FN3, MSEL4CR_15_1),
  1103. PINMUX_DATA(MMC1_D6_PORT143_MARK, PORT143_FN3, MSEL4CR_15_1),
  1104. PINMUX_DATA(MMC1_D5_PORT144_MARK, PORT144_FN3, MSEL4CR_15_1),
  1105. PINMUX_DATA(MMC1_D4_PORT145_MARK, PORT145_FN3, MSEL4CR_15_1),
  1106. PINMUX_DATA(MMC1_D3_PORT146_MARK, PORT146_FN3, MSEL4CR_15_1),
  1107. PINMUX_DATA(MMC1_D2_PORT147_MARK, PORT147_FN3, MSEL4CR_15_1),
  1108. PINMUX_DATA(MMC1_D1_PORT148_MARK, PORT148_FN3, MSEL4CR_15_1),
  1109. PINMUX_DATA(MMC1_D0_PORT149_MARK, PORT149_FN3, MSEL4CR_15_1),
  1110. /* Port158 */
  1111. PINMUX_DATA(D31_MARK, PORT158_FN1),
  1112. PINMUX_DATA(SCIFA3_SCK_PORT158_MARK, PORT158_FN2, MSEL5CR_8_1),
  1113. PINMUX_DATA(RMII_REF125CK_MARK, PORT158_FN3),
  1114. PINMUX_DATA(LCD0_D21_PORT158_MARK, PORT158_FN4, MSEL5CR_6_1),
  1115. PINMUX_DATA(IRDA_FIRSEL_MARK, PORT158_FN5),
  1116. PINMUX_DATA(IDE_D15_MARK, PORT158_FN6),
  1117. /* Port159 */
  1118. PINMUX_DATA(D30_MARK, PORT159_FN1),
  1119. PINMUX_DATA(SCIFA3_RXD_PORT159_MARK, PORT159_FN2, MSEL5CR_8_1),
  1120. PINMUX_DATA(RMII_REF50CK_MARK, PORT159_FN3),
  1121. PINMUX_DATA(LCD0_D23_PORT159_MARK, PORT159_FN4, MSEL5CR_6_1),
  1122. PINMUX_DATA(IDE_D14_MARK, PORT159_FN6),
  1123. /* Port160 */
  1124. PINMUX_DATA(D29_MARK, PORT160_FN1),
  1125. PINMUX_DATA(SCIFA3_TXD_PORT160_MARK, PORT160_FN2, MSEL5CR_8_1),
  1126. PINMUX_DATA(LCD0_D22_PORT160_MARK, PORT160_FN4, MSEL5CR_6_1),
  1127. PINMUX_DATA(VIO1_HD_MARK, PORT160_FN5),
  1128. PINMUX_DATA(IDE_D13_MARK, PORT160_FN6),
  1129. /* Port161 */
  1130. PINMUX_DATA(D28_MARK, PORT161_FN1),
  1131. PINMUX_DATA(SCIFA3_RTS_PORT161_MARK, PORT161_FN2, MSEL5CR_8_1),
  1132. PINMUX_DATA(ET_RX_DV_MARK, PORT161_FN3),
  1133. PINMUX_DATA(LCD0_D20_PORT161_MARK, PORT161_FN4, MSEL5CR_6_1),
  1134. PINMUX_DATA(IRDA_IN_MARK, PORT161_FN5),
  1135. PINMUX_DATA(IDE_D12_MARK, PORT161_FN6),
  1136. /* Port162 */
  1137. PINMUX_DATA(D27_MARK, PORT162_FN1),
  1138. PINMUX_DATA(SCIFA3_CTS_PORT162_MARK, PORT162_FN2, MSEL5CR_8_1),
  1139. PINMUX_DATA(LCD0_D19_PORT162_MARK, PORT162_FN4, MSEL5CR_6_1),
  1140. PINMUX_DATA(IRDA_OUT_MARK, PORT162_FN5),
  1141. PINMUX_DATA(IDE_D11_MARK, PORT162_FN6),
  1142. /* Port163 */
  1143. PINMUX_DATA(D26_MARK, PORT163_FN1),
  1144. PINMUX_DATA(MSIOF2_SS2_MARK, PORT163_FN2),
  1145. PINMUX_DATA(ET_COL_MARK, PORT163_FN3),
  1146. PINMUX_DATA(LCD0_D18_PORT163_MARK, PORT163_FN4, MSEL5CR_6_1),
  1147. PINMUX_DATA(IROUT_MARK, PORT163_FN5),
  1148. PINMUX_DATA(IDE_D10_MARK, PORT163_FN6),
  1149. /* Port164 */
  1150. PINMUX_DATA(D25_MARK, PORT164_FN1),
  1151. PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT164_FN2),
  1152. PINMUX_DATA(ET_PHY_INT_MARK, PORT164_FN3),
  1153. PINMUX_DATA(LCD0_RD_MARK, PORT164_FN4),
  1154. PINMUX_DATA(IDE_D9_MARK, PORT164_FN6),
  1155. /* Port165 */
  1156. PINMUX_DATA(D24_MARK, PORT165_FN1),
  1157. PINMUX_DATA(MSIOF2_RXD_MARK, PORT165_FN2),
  1158. PINMUX_DATA(LCD0_LCLK_PORT165_MARK, PORT165_FN4, MSEL5CR_6_1),
  1159. PINMUX_DATA(IDE_D8_MARK, PORT165_FN6),
  1160. /* Port166 - Port171 Function1 */
  1161. PINMUX_DATA(D21_MARK, PORT166_FN1),
  1162. PINMUX_DATA(D20_MARK, PORT167_FN1),
  1163. PINMUX_DATA(D19_MARK, PORT168_FN1),
  1164. PINMUX_DATA(D18_MARK, PORT169_FN1),
  1165. PINMUX_DATA(D17_MARK, PORT170_FN1),
  1166. PINMUX_DATA(D16_MARK, PORT171_FN1),
  1167. /* Port166 - Port171 Function3 */
  1168. PINMUX_DATA(ET_ETXD5_MARK, PORT166_FN3),
  1169. PINMUX_DATA(ET_ETXD4_MARK, PORT167_FN3),
  1170. PINMUX_DATA(ET_ETXD3_MARK, PORT168_FN3),
  1171. PINMUX_DATA(ET_ETXD2_MARK, PORT169_FN3),
  1172. PINMUX_DATA(ET_ETXD1_MARK, PORT170_FN3),
  1173. PINMUX_DATA(ET_ETXD0_MARK, PORT171_FN3),
  1174. /* Port166 - Port171 Function6 */
  1175. PINMUX_DATA(IDE_D5_MARK, PORT166_FN6),
  1176. PINMUX_DATA(IDE_D4_MARK, PORT167_FN6),
  1177. PINMUX_DATA(IDE_D3_MARK, PORT168_FN6),
  1178. PINMUX_DATA(IDE_D2_MARK, PORT169_FN6),
  1179. PINMUX_DATA(IDE_D1_MARK, PORT170_FN6),
  1180. PINMUX_DATA(IDE_D0_MARK, PORT171_FN6),
  1181. /* Port167 - Port171 IRQ */
  1182. PINMUX_DATA(IRQ31_PORT167_MARK, PORT167_FN0, MSEL1CR_31_0),
  1183. PINMUX_DATA(IRQ27_PORT168_MARK, PORT168_FN0, MSEL1CR_27_0),
  1184. PINMUX_DATA(IRQ28_PORT169_MARK, PORT169_FN0, MSEL1CR_28_0),
  1185. PINMUX_DATA(IRQ29_PORT170_MARK, PORT170_FN0, MSEL1CR_29_0),
  1186. PINMUX_DATA(IRQ30_PORT171_MARK, PORT171_FN0, MSEL1CR_30_0),
  1187. /* Port172 */
  1188. PINMUX_DATA(D23_MARK, PORT172_FN1),
  1189. PINMUX_DATA(SCIFB_RTS_PORT172_MARK, PORT172_FN2, MSEL5CR_17_1),
  1190. PINMUX_DATA(ET_ETXD7_MARK, PORT172_FN3),
  1191. PINMUX_DATA(IDE_D7_MARK, PORT172_FN6),
  1192. PINMUX_DATA(IRQ4_PORT172_MARK, PORT172_FN0, MSEL1CR_4_1),
  1193. /* Port173 */
  1194. PINMUX_DATA(D22_MARK, PORT173_FN1),
  1195. PINMUX_DATA(SCIFB_CTS_PORT173_MARK, PORT173_FN2, MSEL5CR_17_1),
  1196. PINMUX_DATA(ET_ETXD6_MARK, PORT173_FN3),
  1197. PINMUX_DATA(IDE_D6_MARK, PORT173_FN6),
  1198. PINMUX_DATA(IRQ6_PORT173_MARK, PORT173_FN0, MSEL1CR_6_1),
  1199. /* Port174 */
  1200. PINMUX_DATA(A26_MARK, PORT174_FN1),
  1201. PINMUX_DATA(MSIOF0_TXD_MARK, PORT174_FN2),
  1202. PINMUX_DATA(ET_RX_CLK_MARK, PORT174_FN3),
  1203. PINMUX_DATA(SCIFA3_RXD_PORT174_MARK, PORT174_FN4, MSEL5CR_8_0),
  1204. /* Port175 */
  1205. PINMUX_DATA(A0_MARK, PORT175_FN1),
  1206. PINMUX_DATA(BS_MARK, PORT175_FN2),
  1207. PINMUX_DATA(ET_WOL_MARK, PORT175_FN3),
  1208. PINMUX_DATA(SCIFA3_TXD_PORT175_MARK, PORT175_FN4, MSEL5CR_8_0),
  1209. /* Port176 */
  1210. PINMUX_DATA(ET_GTX_CLK_MARK, PORT176_FN3),
  1211. /* Port177 */
  1212. PINMUX_DATA(WAIT_PORT177_MARK, PORT177_FN1, MSEL5CR_2_0),
  1213. PINMUX_DATA(ET_LINK_MARK, PORT177_FN3),
  1214. PINMUX_DATA(IDE_IOWR_MARK, PORT177_FN6),
  1215. PINMUX_DATA(SDHI2_WP_PORT177_MARK, PORT177_FN7, MSEL5CR_19_1),
  1216. /* Port178 */
  1217. PINMUX_DATA(VIO0_D12_MARK, PORT178_FN1),
  1218. PINMUX_DATA(VIO1_D4_MARK, PORT178_FN5),
  1219. PINMUX_DATA(IDE_IORD_MARK, PORT178_FN6),
  1220. /* Port179 */
  1221. PINMUX_DATA(VIO0_D11_MARK, PORT179_FN1),
  1222. PINMUX_DATA(VIO1_D3_MARK, PORT179_FN5),
  1223. PINMUX_DATA(IDE_IORDY_MARK, PORT179_FN6),
  1224. /* Port180 */
  1225. PINMUX_DATA(VIO0_D10_MARK, PORT180_FN1),
  1226. PINMUX_DATA(TPU0TO3_MARK, PORT180_FN4),
  1227. PINMUX_DATA(VIO1_D2_MARK, PORT180_FN5),
  1228. PINMUX_DATA(IDE_INT_MARK, PORT180_FN6),
  1229. PINMUX_DATA(IRQ24_MARK, PORT180_FN0),
  1230. /* Port181 */
  1231. PINMUX_DATA(VIO0_D9_MARK, PORT181_FN1),
  1232. PINMUX_DATA(VIO1_D1_MARK, PORT181_FN5),
  1233. PINMUX_DATA(IDE_RST_MARK, PORT181_FN6),
  1234. /* Port182 */
  1235. PINMUX_DATA(VIO0_D8_MARK, PORT182_FN1),
  1236. PINMUX_DATA(VIO1_D0_MARK, PORT182_FN5),
  1237. PINMUX_DATA(IDE_DIRECTION_MARK, PORT182_FN6),
  1238. /* Port183 */
  1239. PINMUX_DATA(DREQ1_MARK, PORT183_FN1),
  1240. PINMUX_DATA(BBIF2_TXD2_PORT183_MARK, PORT183_FN2, MSEL5CR_0_1),
  1241. PINMUX_DATA(ET_TX_EN_MARK, PORT183_FN3),