synchronousMemoryDatabase.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * OMAP WakeupGen Source file
  3. *
  4. * OMAP WakeupGen is the interrupt controller extension used along
  5. * with ARM GIC to wake the CPU out from low power states on
  6. * external interrupts. It is responsible for generating wakeup
  7. * event from the incoming interrupts and enable bits. It is
  8. * implemented in MPU always ON power domain. During normal operation,
  9. * WakeupGen delivers external interrupts directly to the GIC.
  10. *
  11. * Copyright (C) 2011 Texas Instruments, Inc.
  12. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/irq.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/cpu.h>
  24. #include <linux/notifier.h>
  25. #include <linux/cpu_pm.h>
  26. #include <asm/hardware/gic.h>
  27. #include "omap-wakeupgen.h"
  28. #include "omap-secure.h"
  29. #include "soc.h"
  30. #include "omap4-sar-layout.h"
  31. #include "common.h"
  32. #define MAX_NR_REG_BANKS 5
  33. #define MAX_IRQS 160
  34. #define WKG_MASK_ALL 0x00000000
  35. #define WKG_UNMASK_ALL 0xffffffff
  36. #define CPU_ENA_OFFSET 0x400
  37. #define CPU0_ID 0x0
  38. #define CPU1_ID 0x1
  39. #define OMAP4_NR_BANKS 4
  40. #define OMAP4_NR_IRQS 128
  41. static void __iomem *wakeupgen_base;
  42. static void __iomem *sar_base;
  43. static DEFINE_SPINLOCK(wakeupgen_lock);
  44. static unsigned int irq_target_cpu[MAX_IRQS];
  45. static unsigned int irq_banks = MAX_NR_REG_BANKS;
  46. static unsigned int max_irqs = MAX_IRQS;
  47. static unsigned int omap_secure_apis;
  48. /*
  49. * Static helper functions.
  50. */
  51. static inline u32 wakeupgen_readl(u8 idx, u32 cpu)
  52. {
  53. return __raw_readl(wakeupgen_base + OMAP_WKG_ENB_A_0 +
  54. (cpu * CPU_ENA_OFFSET) + (idx * 4));
  55. }
  56. static inline void wakeupgen_writel(u32 val, u8 idx, u32 cpu)
  57. {
  58. __raw_writel(val, wakeupgen_base + OMAP_WKG_ENB_A_0 +
  59. (cpu * CPU_ENA_OFFSET) + (idx * 4));
  60. }
  61. static inline void sar_writel(u32 val, u32 offset, u8 idx)
  62. {
  63. __raw_writel(val, sar_base + offset + (idx * 4));
  64. }
  65. static inline int _wakeupgen_get_irq_info(u32 irq, u32 *bit_posn, u8 *reg_index)
  66. {
  67. unsigned int spi_irq;
  68. /*
  69. * PPIs and SGIs are not supported.
  70. */
  71. if (irq < OMAP44XX_IRQ_GIC_START)
  72. return -EINVAL;
  73. /*
  74. * Subtract the GIC offset.
  75. */
  76. spi_irq = irq - OMAP44XX_IRQ_GIC_START;
  77. if (spi_irq > MAX_IRQS) {
  78. pr_err("omap wakeupGen: Invalid IRQ%d\n", irq);
  79. return -EINVAL;
  80. }
  81. /*
  82. * Each WakeupGen register controls 32 interrupt.
  83. * i.e. 1 bit per SPI IRQ
  84. */
  85. *reg_index = spi_irq >> 5;
  86. *bit_posn = spi_irq %= 32;
  87. return 0;
  88. }
  89. static void _wakeupgen_clear(unsigned int irq, unsigned int cpu)
  90. {
  91. u32 val, bit_number;
  92. u8 i;
  93. if (_wakeupgen_get_irq_info(irq, &bit_number, &i))
  94. return;
  95. val = wakeupgen_readl(i, cpu);
  96. val &= ~BIT(bit_number);
  97. wakeupgen_writel(val, i, cpu);
  98. }
  99. static void _wakeupgen_set(unsigned int irq, unsigned int cpu)
  100. {
  101. u32 val, bit_number;
  102. u8 i;
  103. if (_wakeupgen_get_irq_info(irq, &bit_number, &i))
  104. return;
  105. val = wakeupgen_readl(i, cpu);
  106. val |= BIT(bit_number);
  107. wakeupgen_writel(val, i, cpu);
  108. }
  109. /*
  110. * Architecture specific Mask extension
  111. */
  112. static void wakeupgen_mask(struct irq_data *d)
  113. {
  114. unsigned long flags;
  115. spin_lock_irqsave(&wakeupgen_lock, flags);
  116. _wakeupgen_clear(d->irq, irq_target_cpu[d->irq]);
  117. spin_unlock_irqrestore(&wakeupgen_lock, flags);
  118. }
  119. /*