| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710 | /* *  On-Chip devices setup code for the AT91SAM9G45 family * *  Copyright (C) 2009 Atmel Corporation. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * */#include <asm/mach/arch.h>#include <asm/mach/map.h>#include <linux/dma-mapping.h>#include <linux/gpio.h>#include <linux/clk.h>#include <linux/platform_device.h>#include <linux/i2c-gpio.h>#include <linux/atmel-mci.h>#include <linux/platform_data/atmel-aes.h>#include <linux/platform_data/at91_adc.h>#include <linux/fb.h>#include <video/atmel_lcdc.h>#include <mach/at91_adc.h>#include <mach/at91sam9g45.h>#include <mach/at91sam9g45_matrix.h>#include <mach/at91_matrix.h>#include <mach/at91sam9_smc.h>#include <linux/platform_data/dma-atmel.h>#include <mach/atmel-mci.h>#include <media/atmel-isi.h>#include "board.h"#include "generic.h"#include "clock.h"/* -------------------------------------------------------------------- *  HDMAC - AHB DMA Controller * -------------------------------------------------------------------- */#if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)static u64 hdmac_dmamask = DMA_BIT_MASK(32);static struct resource hdmac_resources[] = {	[0] = {		.start	= AT91SAM9G45_BASE_DMA,		.end	= AT91SAM9G45_BASE_DMA + SZ_512 - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at_hdmac_device = {	.name		= "at91sam9g45_dma",	.id		= -1,	.dev		= {				.dma_mask		= &hdmac_dmamask,				.coherent_dma_mask	= DMA_BIT_MASK(32),	},	.resource	= hdmac_resources,	.num_resources	= ARRAY_SIZE(hdmac_resources),};void __init at91_add_device_hdmac(void){	platform_device_register(&at_hdmac_device);}#elsevoid __init at91_add_device_hdmac(void) {}#endif/* -------------------------------------------------------------------- *  USB Host (OHCI) * -------------------------------------------------------------------- */#if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)static u64 ohci_dmamask = DMA_BIT_MASK(32);static struct at91_usbh_data usbh_ohci_data;static struct resource usbh_ohci_resources[] = {	[0] = {		.start	= AT91SAM9G45_OHCI_BASE,		.end	= AT91SAM9G45_OHCI_BASE + SZ_1M - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at91_usbh_ohci_device = {	.name		= "at91_ohci",	.id		= -1,	.dev		= {				.dma_mask		= &ohci_dmamask,				.coherent_dma_mask	= DMA_BIT_MASK(32),				.platform_data		= &usbh_ohci_data,	},	.resource	= usbh_ohci_resources,	.num_resources	= ARRAY_SIZE(usbh_ohci_resources),};void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data){	int i;	if (!data)		return;	/* Enable VBus control for UHP ports */	for (i = 0; i < data->ports; i++) {		if (gpio_is_valid(data->vbus_pin[i]))			at91_set_gpio_output(data->vbus_pin[i],					     data->vbus_pin_active_low[i]);	}	/* Enable overcurrent notification */	for (i = 0; i < data->ports; i++) {		if (gpio_is_valid(data->overcurrent_pin[i]))			at91_set_gpio_input(data->overcurrent_pin[i], 1);	}	usbh_ohci_data = *data;	platform_device_register(&at91_usbh_ohci_device);}#elsevoid __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}#endif/* -------------------------------------------------------------------- *  USB Host HS (EHCI) *  Needs an OHCI host for low and full speed management * -------------------------------------------------------------------- */#if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)static u64 ehci_dmamask = DMA_BIT_MASK(32);static struct at91_usbh_data usbh_ehci_data;static struct resource usbh_ehci_resources[] = {	[0] = {		.start	= AT91SAM9G45_EHCI_BASE,		.end	= AT91SAM9G45_EHCI_BASE + SZ_1M - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at91_usbh_ehci_device = {	.name		= "atmel-ehci",	.id		= -1,	.dev		= {				.dma_mask		= &ehci_dmamask,				.coherent_dma_mask	= DMA_BIT_MASK(32),				.platform_data		= &usbh_ehci_data,	},	.resource	= usbh_ehci_resources,	.num_resources	= ARRAY_SIZE(usbh_ehci_resources),};void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data){	int i;	if (!data)		return;	/* Enable VBus control for UHP ports */	for (i = 0; i < data->ports; i++) {		if (gpio_is_valid(data->vbus_pin[i]))			at91_set_gpio_output(data->vbus_pin[i],					     data->vbus_pin_active_low[i]);	}	usbh_ehci_data = *data;	platform_device_register(&at91_usbh_ehci_device);}#elsevoid __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}#endif/* -------------------------------------------------------------------- *  USB HS Device (Gadget) * -------------------------------------------------------------------- */#if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)static struct resource usba_udc_resources[] = {	[0] = {		.start	= AT91SAM9G45_UDPHS_FIFO,		.end	= AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= AT91SAM9G45_BASE_UDPHS,		.end	= AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,		.flags	= IORESOURCE_MEM,	},	[2] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,		.flags	= IORESOURCE_IRQ,	},};#define EP(nam, idx, maxpkt, maxbk, dma, isoc)			\	[idx] = {						\		.name		= nam,				\		.index		= idx,				\		.fifo_size	= maxpkt,			\		.nr_banks	= maxbk,			\		.can_dma	= dma,				\		.can_isoc	= isoc,				\	}static struct usba_ep_data usba_udc_ep[] __initdata = {	EP("ep0", 0, 64, 1, 0, 0),	EP("ep1", 1, 1024, 2, 1, 1),	EP("ep2", 2, 1024, 2, 1, 1),	EP("ep3", 3, 1024, 3, 1, 0),	EP("ep4", 4, 1024, 3, 1, 0),	EP("ep5", 5, 1024, 3, 1, 1),	EP("ep6", 6, 1024, 3, 1, 1),};#undef EP/* * pdata doesn't have room for any endpoints, so we need to * append room for the ones we need right after it. */static struct {	struct usba_platform_data pdata;	struct usba_ep_data ep[7];} usba_udc_data;static struct platform_device at91_usba_udc_device = {	.name		= "atmel_usba_udc",	.id		= -1,	.dev		= {				.platform_data	= &usba_udc_data.pdata,	},	.resource	= usba_udc_resources,	.num_resources	= ARRAY_SIZE(usba_udc_resources),};void __init at91_add_device_usba(struct usba_platform_data *data){	usba_udc_data.pdata.vbus_pin = -EINVAL;	usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);	memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));	if (data && gpio_is_valid(data->vbus_pin)) {		at91_set_gpio_input(data->vbus_pin, 0);		at91_set_deglitch(data->vbus_pin, 1);		usba_udc_data.pdata.vbus_pin = data->vbus_pin;	}	/* Pullup pin is handled internally by USB device peripheral */	platform_device_register(&at91_usba_udc_device);}#elsevoid __init at91_add_device_usba(struct usba_platform_data *data) {}#endif/* -------------------------------------------------------------------- *  Ethernet * -------------------------------------------------------------------- */#if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)static u64 eth_dmamask = DMA_BIT_MASK(32);static struct macb_platform_data eth_data;static struct resource eth_resources[] = {	[0] = {		.start	= AT91SAM9G45_BASE_EMAC,		.end	= AT91SAM9G45_BASE_EMAC + SZ_16K - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at91sam9g45_eth_device = {	.name		= "macb",	.id		= -1,	.dev		= {				.dma_mask		= ð_dmamask,				.coherent_dma_mask	= DMA_BIT_MASK(32),				.platform_data		= ð_data,	},	.resource	= eth_resources,	.num_resources	= ARRAY_SIZE(eth_resources),};void __init at91_add_device_eth(struct macb_platform_data *data){	if (!data)		return;	if (gpio_is_valid(data->phy_irq_pin)) {		at91_set_gpio_input(data->phy_irq_pin, 0);		at91_set_deglitch(data->phy_irq_pin, 1);	}	/* Pins used for MII and RMII */	at91_set_A_periph(AT91_PIN_PA17, 0);	/* ETXCK_EREFCK */	at91_set_A_periph(AT91_PIN_PA15, 0);	/* ERXDV */	at91_set_A_periph(AT91_PIN_PA12, 0);	/* ERX0 */	at91_set_A_periph(AT91_PIN_PA13, 0);	/* ERX1 */	at91_set_A_periph(AT91_PIN_PA16, 0);	/* ERXER */	at91_set_A_periph(AT91_PIN_PA14, 0);	/* ETXEN */	at91_set_A_periph(AT91_PIN_PA10, 0);	/* ETX0 */	at91_set_A_periph(AT91_PIN_PA11, 0);	/* ETX1 */	at91_set_A_periph(AT91_PIN_PA19, 0);	/* EMDIO */	at91_set_A_periph(AT91_PIN_PA18, 0);	/* EMDC */	if (!data->is_rmii) {		at91_set_B_periph(AT91_PIN_PA29, 0);	/* ECRS */		at91_set_B_periph(AT91_PIN_PA30, 0);	/* ECOL */		at91_set_B_periph(AT91_PIN_PA8,  0);	/* ERX2 */		at91_set_B_periph(AT91_PIN_PA9,  0);	/* ERX3 */		at91_set_B_periph(AT91_PIN_PA28, 0);	/* ERXCK */		at91_set_B_periph(AT91_PIN_PA6,  0);	/* ETX2 */		at91_set_B_periph(AT91_PIN_PA7,  0);	/* ETX3 */		at91_set_B_periph(AT91_PIN_PA27, 0);	/* ETXER */	}	eth_data = *data;	platform_device_register(&at91sam9g45_eth_device);}#elsevoid __init at91_add_device_eth(struct macb_platform_data *data) {}#endif/* -------------------------------------------------------------------- *  MMC / SD * -------------------------------------------------------------------- */#if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)static u64 mmc_dmamask = DMA_BIT_MASK(32);static struct mci_platform_data mmc0_data, mmc1_data;static struct resource mmc0_resources[] = {	[0] = {		.start	= AT91SAM9G45_BASE_MCI0,		.end	= AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at91sam9g45_mmc0_device = {	.name		= "atmel_mci",	.id		= 0,	.dev		= {				.dma_mask		= &mmc_dmamask,				.coherent_dma_mask	= DMA_BIT_MASK(32),				.platform_data		= &mmc0_data,	},	.resource	= mmc0_resources,	.num_resources	= ARRAY_SIZE(mmc0_resources),};static struct resource mmc1_resources[] = {	[0] = {		.start	= AT91SAM9G45_BASE_MCI1,		.end	= AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at91sam9g45_mmc1_device = {	.name		= "atmel_mci",	.id		= 1,	.dev		= {				.dma_mask		= &mmc_dmamask,				.coherent_dma_mask	= DMA_BIT_MASK(32),				.platform_data		= &mmc1_data,	},	.resource	= mmc1_resources,	.num_resources	= ARRAY_SIZE(mmc1_resources),};/* Consider only one slot : slot 0 */void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data){	if (!data)		return;	/* Must have at least one usable slot */	if (!data->slot[0].bus_width)		return;#if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)	{	struct at_dma_slave	*atslave;	struct mci_dma_data	*alt_atslave;	alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);	atslave = &alt_atslave->sdata;	/* DMA slave channel configuration */	atslave->dma_dev = &at_hdmac_device.dev;	atslave->cfg = ATC_FIFOCFG_HALFFIFO			| ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;	if (mmc_id == 0)	/* MCI0 */		atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)			      | ATC_DST_PER(AT_DMA_ID_MCI0);	else			/* MCI1 */		atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)			      | ATC_DST_PER(AT_DMA_ID_MCI1);	data->dma_slave = alt_atslave;	}#endif	/* input/irq */	if (gpio_is_valid(data->slot[0].detect_pin)) {		at91_set_gpio_input(data->slot[0].detect_pin, 1);		at91_set_deglitch(data->slot[0].detect_pin, 1);	}	if (gpio_is_valid(data->slot[0].wp_pin))		at91_set_gpio_input(data->slot[0].wp_pin, 1);	if (mmc_id == 0) {		/* MCI0 */		/* CLK */		at91_set_A_periph(AT91_PIN_PA0, 0);		/* CMD */		at91_set_A_periph(AT91_PIN_PA1, 1);		/* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */		at91_set_A_periph(AT91_PIN_PA2, 1);		if (data->slot[0].bus_width == 4) {			at91_set_A_periph(AT91_PIN_PA3, 1);			at91_set_A_periph(AT91_PIN_PA4, 1);			at91_set_A_periph(AT91_PIN_PA5, 1);			if (data->slot[0].bus_width == 8) {				at91_set_A_periph(AT91_PIN_PA6, 1);				at91_set_A_periph(AT91_PIN_PA7, 1);				at91_set_A_periph(AT91_PIN_PA8, 1);				at91_set_A_periph(AT91_PIN_PA9, 1);			}		}		mmc0_data = *data;		platform_device_register(&at91sam9g45_mmc0_device);	} else {			/* MCI1 */		/* CLK */		at91_set_A_periph(AT91_PIN_PA31, 0);		/* CMD */		at91_set_A_periph(AT91_PIN_PA22, 1);		/* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */		at91_set_A_periph(AT91_PIN_PA23, 1);		if (data->slot[0].bus_width == 4) {			at91_set_A_periph(AT91_PIN_PA24, 1);			at91_set_A_periph(AT91_PIN_PA25, 1);			at91_set_A_periph(AT91_PIN_PA26, 1);			if (data->slot[0].bus_width == 8) {				at91_set_A_periph(AT91_PIN_PA27, 1);				at91_set_A_periph(AT91_PIN_PA28, 1);				at91_set_A_periph(AT91_PIN_PA29, 1);				at91_set_A_periph(AT91_PIN_PA30, 1);			}		}		mmc1_data = *data;		platform_device_register(&at91sam9g45_mmc1_device);	}}#elsevoid __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}#endif/* -------------------------------------------------------------------- *  NAND / SmartMedia * -------------------------------------------------------------------- */#if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)static struct atmel_nand_data nand_data;#define NAND_BASE	AT91_CHIPSELECT_3static struct resource nand_resources[] = {	[0] = {		.start	= NAND_BASE,		.end	= NAND_BASE + SZ_256M - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= AT91SAM9G45_BASE_ECC,		.end	= AT91SAM9G45_BASE_ECC + SZ_512 - 1,		.flags	= IORESOURCE_MEM,	}};static struct platform_device at91sam9g45_nand_device = {	.name		= "atmel_nand",	.id		= -1,	.dev		= {				.platform_data	= &nand_data,	},	.resource	= nand_resources,	.num_resources	= ARRAY_SIZE(nand_resources),};void __init at91_add_device_nand(struct atmel_nand_data *data){	unsigned long csa;	if (!data)		return;	csa = at91_matrix_read(AT91_MATRIX_EBICSA);	at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);	/* enable pin */	if (gpio_is_valid(data->enable_pin))		at91_set_gpio_output(data->enable_pin, 1);	/* ready/busy pin */	if (gpio_is_valid(data->rdy_pin))		at91_set_gpio_input(data->rdy_pin, 1);	/* card detect pin */	if (gpio_is_valid(data->det_pin))		at91_set_gpio_input(data->det_pin, 1);	nand_data = *data;	platform_device_register(&at91sam9g45_nand_device);}#elsevoid __init at91_add_device_nand(struct atmel_nand_data *data) {}#endif/* -------------------------------------------------------------------- *  TWI (i2c) * -------------------------------------------------------------------- *//* * Prefer the GPIO code since the TWI controller isn't robust * (gets overruns and underruns under load) and can only issue * repeated STARTs in one scenario (the driver doesn't yet handle them). */#if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)static struct i2c_gpio_platform_data pdata_i2c0 = {	.sda_pin		= AT91_PIN_PA20,	.sda_is_open_drain	= 1,	.scl_pin		= AT91_PIN_PA21,	.scl_is_open_drain	= 1,	.udelay			= 5,		/* ~100 kHz */};static struct platform_device at91sam9g45_twi0_device = {	.name			= "i2c-gpio",	.id			= 0,	.dev.platform_data	= &pdata_i2c0,};static struct i2c_gpio_platform_data pdata_i2c1 = {	.sda_pin		= AT91_PIN_PB10,	.sda_is_open_drain	= 1,	.scl_pin		= AT91_PIN_PB11,	.scl_is_open_drain	= 1,	.udelay			= 5,		/* ~100 kHz */};static struct platform_device at91sam9g45_twi1_device = {	.name			= "i2c-gpio",	.id			= 1,	.dev.platform_data	= &pdata_i2c1,};void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices){	i2c_register_board_info(i2c_id, devices, nr_devices);	if (i2c_id == 0) {		at91_set_GPIO_periph(AT91_PIN_PA20, 1);		/* TWD (SDA) */		at91_set_multi_drive(AT91_PIN_PA20, 1);		at91_set_GPIO_periph(AT91_PIN_PA21, 1);		/* TWCK (SCL) */		at91_set_multi_drive(AT91_PIN_PA21, 1);		platform_device_register(&at91sam9g45_twi0_device);	} else {		at91_set_GPIO_periph(AT91_PIN_PB10, 1);		/* TWD (SDA) */		at91_set_multi_drive(AT91_PIN_PB10, 1);		at91_set_GPIO_periph(AT91_PIN_PB11, 1);		/* TWCK (SCL) */		at91_set_multi_drive(AT91_PIN_PB11, 1);		platform_device_register(&at91sam9g45_twi1_device);	}}#elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)static struct resource twi0_resources[] = {	[0] = {		.start	= AT91SAM9G45_BASE_TWI0,		.end	= AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at91sam9g45_twi0_device = {	.name		= "i2c-at91sam9g10",	.id		= 0,	.resource	= twi0_resources,	.num_resources	= ARRAY_SIZE(twi0_resources),};static struct resource twi1_resources[] = {	[0] = {		.start	= AT91SAM9G45_BASE_TWI1,		.end	= AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,		.flags	= IORESOURCE_MEM,	},	[1] = {		.start	= NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,		.end	= NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,		.flags	= IORESOURCE_IRQ,	},};static struct platform_device at91sam9g45_twi1_device = {	.name		= "i2c-at91sam9g10",	.id		= 1,	.resource	= twi1_resources,	.num_resources	= ARRAY_SIZE(twi1_resources),};void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices){	i2c_register_board_info(i2c_id, devices, nr_devices);	/* pins used for TWI interface */	if (i2c_id == 0) {		at91_set_A_periph(AT91_PIN_PA20, 0);		/* TWD */		at91_set_A_periph(AT91_PIN_PA21, 0);		/* TWCK */		platform_device_register(&at91sam9g45_twi0_device);	} else {		at91_set_A_periph(AT91_PIN_PB10, 0);		/* TWD */		at91_set_A_periph(AT91_PIN_PB11, 0);		/* TWCK */		platform_device_register(&at91sam9g45_twi1_device);	}}#elsevoid __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}#endif/* -------------------------------------------------------------------- *  SPI * -------------------------------------------------------------------- */#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)static u64 spi_dmamask = DMA_BIT_MASK(32);
 |