| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640 | /* * Copyright © 2006, Intel Corporation. * * This program is free software; you can redistribute it and/or modify it * under the terms and conditions of the GNU General Public License, * version 2, as published by the Free Software Foundation. * * This program is distributed in the hope it will be useful, but WITHOUT * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for * more details. * * You should have received a copy of the GNU General Public License along with * this program; if not, write to the Free Software Foundation, Inc., * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. * */#ifndef _ADMA_H#define _ADMA_H#include <linux/types.h>#include <linux/io.h>#include <mach/hardware.h>#include <asm/hardware/iop_adma.h>/* Memory copy units */#define DMA_CCR(chan)		(chan->mmr_base + 0x0)#define DMA_CSR(chan)		(chan->mmr_base + 0x4)#define DMA_DAR(chan)		(chan->mmr_base + 0xc)#define DMA_NDAR(chan)		(chan->mmr_base + 0x10)#define DMA_PADR(chan)		(chan->mmr_base + 0x14)#define DMA_PUADR(chan)	(chan->mmr_base + 0x18)#define DMA_LADR(chan)		(chan->mmr_base + 0x1c)#define DMA_BCR(chan)		(chan->mmr_base + 0x20)#define DMA_DCR(chan)		(chan->mmr_base + 0x24)/* Application accelerator unit  */#define AAU_ACR(chan)		(chan->mmr_base + 0x0)#define AAU_ASR(chan)		(chan->mmr_base + 0x4)#define AAU_ADAR(chan)		(chan->mmr_base + 0x8)#define AAU_ANDAR(chan)	(chan->mmr_base + 0xc)#define AAU_SAR(src, chan)	(chan->mmr_base + (0x10 + ((src) << 2)))#define AAU_DAR(chan)		(chan->mmr_base + 0x20)#define AAU_ABCR(chan)		(chan->mmr_base + 0x24)#define AAU_ADCR(chan)		(chan->mmr_base + 0x28)#define AAU_SAR_EDCR(src_edc)	(chan->mmr_base + (0x02c + ((src_edc-4) << 2)))#define AAU_EDCR0_IDX	8#define AAU_EDCR1_IDX	17#define AAU_EDCR2_IDX	26#define DMA0_ID 0#define DMA1_ID 1#define AAU_ID 2struct iop3xx_aau_desc_ctrl {	unsigned int int_en:1;	unsigned int blk1_cmd_ctrl:3;	unsigned int blk2_cmd_ctrl:3;	unsigned int blk3_cmd_ctrl:3;	unsigned int blk4_cmd_ctrl:3;	unsigned int blk5_cmd_ctrl:3;	unsigned int blk6_cmd_ctrl:3;	unsigned int blk7_cmd_ctrl:3;	unsigned int blk8_cmd_ctrl:3;	unsigned int blk_ctrl:2;	unsigned int dual_xor_en:1;	unsigned int tx_complete:1;	unsigned int zero_result_err:1;	unsigned int zero_result_en:1;	unsigned int dest_write_en:1;};struct iop3xx_aau_e_desc_ctrl {	unsigned int reserved:1;	unsigned int blk1_cmd_ctrl:3;	unsigned int blk2_cmd_ctrl:3;	unsigned int blk3_cmd_ctrl:3;	unsigned int blk4_cmd_ctrl:3;	unsigned int blk5_cmd_ctrl:3;	unsigned int blk6_cmd_ctrl:3;	unsigned int blk7_cmd_ctrl:3;	unsigned int blk8_cmd_ctrl:3;	unsigned int reserved2:7;};struct iop3xx_dma_desc_ctrl {	unsigned int pci_transaction:4;	unsigned int int_en:1;	unsigned int dac_cycle_en:1;	unsigned int mem_to_mem_en:1;	unsigned int crc_data_tx_en:1;	unsigned int crc_gen_en:1;	unsigned int crc_seed_dis:1;	unsigned int reserved:21;	unsigned int crc_tx_complete:1;};struct iop3xx_desc_dma {	u32 next_desc;	union {		u32 pci_src_addr;		u32 pci_dest_addr;		u32 src_addr;	};	union {		u32 upper_pci_src_addr;		u32 upper_pci_dest_addr;	};	union {		u32 local_pci_src_addr;		u32 local_pci_dest_addr;		u32 dest_addr;	};	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_dma_desc_ctrl desc_ctrl_field;	};	u32 crc_addr;};struct iop3xx_desc_aau {	u32 next_desc;	u32 src[4];	u32 dest_addr;	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_aau_desc_ctrl desc_ctrl_field;	};	union {		u32 src_addr;		u32 e_desc_ctrl;		struct iop3xx_aau_e_desc_ctrl e_desc_ctrl_field;	} src_edc[31];};struct iop3xx_aau_gfmr {	unsigned int gfmr1:8;	unsigned int gfmr2:8;	unsigned int gfmr3:8;	unsigned int gfmr4:8;};struct iop3xx_desc_pq_xor {	u32 next_desc;	u32 src[3];	union {		u32 data_mult1;		struct iop3xx_aau_gfmr data_mult1_field;	};	u32 dest_addr;	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_aau_desc_ctrl desc_ctrl_field;	};	union {		u32 src_addr;		u32 e_desc_ctrl;		struct iop3xx_aau_e_desc_ctrl e_desc_ctrl_field;		u32 data_multiplier;		struct iop3xx_aau_gfmr data_mult_field;		u32 reserved;	} src_edc_gfmr[19];};struct iop3xx_desc_dual_xor {	u32 next_desc;	u32 src0_addr;	u32 src1_addr;	u32 h_src_addr;	u32 d_src_addr;	u32 h_dest_addr;	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_aau_desc_ctrl desc_ctrl_field;	};	u32 d_dest_addr;};union iop3xx_desc {	struct iop3xx_desc_aau *aau;	struct iop3xx_desc_dma *dma;	struct iop3xx_desc_pq_xor *pq_xor;	struct iop3xx_desc_dual_xor *dual_xor;	void *ptr;};/* No support for p+q operations */static inline intiop_chan_pq_slot_count(size_t len, int src_cnt, int *slots_per_op){	BUG();	return 0;}static inline voidiop_desc_init_pq(struct iop_adma_desc_slot *desc, int src_cnt,		  unsigned long flags){	BUG();}static inline voidiop_desc_set_pq_addr(struct iop_adma_desc_slot *desc, dma_addr_t *addr){	BUG();}static inline voidiop_desc_set_pq_src_addr(struct iop_adma_desc_slot *desc, int src_idx,			 dma_addr_t addr, unsigned char coef){	BUG();}static inline intiop_chan_pq_zero_sum_slot_count(size_t len, int src_cnt, int *slots_per_op){	BUG();	return 0;}static inline voidiop_desc_init_pq_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,			  unsigned long flags){	BUG();}static inline voidiop_desc_set_pq_zero_sum_byte_count(struct iop_adma_desc_slot *desc, u32 len){	BUG();}#define iop_desc_set_pq_zero_sum_src_addr iop_desc_set_pq_src_addrstatic inline voidiop_desc_set_pq_zero_sum_addr(struct iop_adma_desc_slot *desc, int pq_idx,			      dma_addr_t *src){	BUG();}static inline int iop_adma_get_max_xor(void){	return 32;}static inline int iop_adma_get_max_pq(void){	BUG();	return 0;}static inline u32 iop_chan_get_current_descriptor(struct iop_adma_chan *chan){	int id = chan->device->id;	switch (id) {	case DMA0_ID:	case DMA1_ID:		return __raw_readl(DMA_DAR(chan));	case AAU_ID:		return __raw_readl(AAU_ADAR(chan));	default:		BUG();	}	return 0;}static inline void iop_chan_set_next_descriptor(struct iop_adma_chan *chan,						u32 next_desc_addr){	int id = chan->device->id;	switch (id) {	case DMA0_ID:	case DMA1_ID:		__raw_writel(next_desc_addr, DMA_NDAR(chan));		break;	case AAU_ID:		__raw_writel(next_desc_addr, AAU_ANDAR(chan));		break;	}}#define IOP_ADMA_STATUS_BUSY (1 << 10)#define IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT (1024)#define IOP_ADMA_XOR_MAX_BYTE_COUNT (16 * 1024 * 1024)#define IOP_ADMA_MAX_BYTE_COUNT (16 * 1024 * 1024)static inline int iop_chan_is_busy(struct iop_adma_chan *chan){	u32 status = __raw_readl(DMA_CSR(chan));	return (status & IOP_ADMA_STATUS_BUSY) ? 1 : 0;}static inline int iop_desc_is_aligned(struct iop_adma_desc_slot *desc,					int num_slots){	/* num_slots will only ever be 1, 2, 4, or 8 */	return (desc->idx & (num_slots - 1)) ? 0 : 1;}/* to do: support large (i.e. > hw max) buffer sizes */static inline int iop_chan_memcpy_slot_count(size_t len, int *slots_per_op){	*slots_per_op = 1;	return 1;}/* to do: support large (i.e. > hw max) buffer sizes */static inline int iop_chan_memset_slot_count(size_t len, int *slots_per_op){	*slots_per_op = 1;	return 1;}static inline int iop3xx_aau_xor_slot_count(size_t len, int src_cnt,					int *slots_per_op){	static const char slot_count_table[] = {						1, 1, 1, 1, /* 01 - 04 */						2, 2, 2, 2, /* 05 - 08 */						4, 4, 4, 4, /* 09 - 12 */						4, 4, 4, 4, /* 13 - 16 */						8, 8, 8, 8, /* 17 - 20 */						8, 8, 8, 8, /* 21 - 24 */						8, 8, 8, 8, /* 25 - 28 */						8, 8, 8, 8, /* 29 - 32 */					      };	*slots_per_op = slot_count_table[src_cnt - 1];	return *slots_per_op;}static inline intiop_chan_interrupt_slot_count(int *slots_per_op, struct iop_adma_chan *chan){	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return iop_chan_memcpy_slot_count(0, slots_per_op);	case AAU_ID:		return iop3xx_aau_xor_slot_count(0, 2, slots_per_op);	default:		BUG();	}	return 0;}static inline int iop_chan_xor_slot_count(size_t len, int src_cnt,						int *slots_per_op){	int slot_cnt = iop3xx_aau_xor_slot_count(len, src_cnt, slots_per_op);	if (len <= IOP_ADMA_XOR_MAX_BYTE_COUNT)		return slot_cnt;	len -= IOP_ADMA_XOR_MAX_BYTE_COUNT;	while (len > IOP_ADMA_XOR_MAX_BYTE_COUNT) {		len -= IOP_ADMA_XOR_MAX_BYTE_COUNT;		slot_cnt += *slots_per_op;	}	slot_cnt += *slots_per_op;	return slot_cnt;}/* zero sum on iop3xx is limited to 1k at a time so it requires multiple * descriptors */static inline int iop_chan_zero_sum_slot_count(size_t len, int src_cnt,						int *slots_per_op){	int slot_cnt = iop3xx_aau_xor_slot_count(len, src_cnt, slots_per_op);	if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT)		return slot_cnt;	len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;	while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {		len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;		slot_cnt += *slots_per_op;	}	slot_cnt += *slots_per_op;	return slot_cnt;}static inline int iop_desc_is_pq(struct iop_adma_desc_slot *desc){	return 0;}static inline u32 iop_desc_get_dest_addr(struct iop_adma_desc_slot *desc,					struct iop_adma_chan *chan){	union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return hw_desc.dma->dest_addr;	case AAU_ID:		return hw_desc.aau->dest_addr;	default:		BUG();	}	return 0;}static inline u32 iop_desc_get_qdest_addr(struct iop_adma_desc_slot *desc,					  struct iop_adma_chan *chan){	BUG();	return 0;}static inline u32 iop_desc_get_byte_count(struct iop_adma_desc_slot *desc,					struct iop_adma_chan *chan){	union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return hw_desc.dma->byte_count;	case AAU_ID:		return hw_desc.aau->byte_count;	default:		BUG();	}	return 0;}/* translate the src_idx to a descriptor word index */static inline int __desc_idx(int src_idx){	static const int desc_idx_table[] = { 0, 0, 0, 0,					      0, 1, 2, 3,					      5, 6, 7, 8,					      9, 10, 11, 12,					      14, 15, 16, 17,					      18, 19, 20, 21,					      23, 24, 25, 26,					      27, 28, 29, 30,					    };	return desc_idx_table[src_idx];}static inline u32 iop_desc_get_src_addr(struct iop_adma_desc_slot *desc,					struct iop_adma_chan *chan,					int src_idx){	union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return hw_desc.dma->src_addr;	case AAU_ID:		break;	default:		BUG();	}	if (src_idx < 4)		return hw_desc.aau->src[src_idx];	else		return hw_desc.aau->src_edc[__desc_idx(src_idx)].src_addr;}static inline void iop3xx_aau_desc_set_src_addr(struct iop3xx_desc_aau *hw_desc,					int src_idx, dma_addr_t addr){	if (src_idx < 4)		hw_desc->src[src_idx] = addr;	else		hw_desc->src_edc[__desc_idx(src_idx)].src_addr = addr;}static inline voidiop_desc_init_memcpy(struct iop_adma_desc_slot *desc, unsigned long flags){	struct iop3xx_desc_dma *hw_desc = desc->hw_desc;	union {		u32 value;		struct iop3xx_dma_desc_ctrl field;	} u_desc_ctrl;	u_desc_ctrl.value = 0;	u_desc_ctrl.field.mem_to_mem_en = 1;	u_desc_ctrl.field.pci_transaction = 0xe; /* memory read block */	u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;	hw_desc->desc_ctrl = u_desc_ctrl.value;	hw_desc->upper_pci_src_addr = 0;	hw_desc->crc_addr = 0;}static inline voidiop_desc_init_memset(struct iop_adma_desc_slot *desc, unsigned long flags){	struct iop3xx_desc_aau *hw_desc = desc->hw_desc;	union {		u32 value;		struct iop3xx_aau_desc_ctrl field;	} u_desc_ctrl;	u_desc_ctrl.value = 0;	u_desc_ctrl.field.blk1_cmd_ctrl = 0x2; /* memory block fill */	u_desc_ctrl.field.dest_write_en = 1;	u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;	hw_desc->desc_ctrl = u_desc_ctrl.value;}static inline u32iop3xx_desc_init_xor(struct iop3xx_desc_aau *hw_desc, int src_cnt,		     unsigned long flags){	int i, shift;	u32 edcr;	union {		u32 value;		struct iop3xx_aau_desc_ctrl field;	} u_desc_ctrl;	u_desc_ctrl.value = 0;	switch (src_cnt) {	case 25 ... 32:		u_desc_ctrl.field.blk_ctrl = 0x3; /* use EDCR[2:0] */		edcr = 0;		shift = 1;		for (i = 24; i < src_cnt; i++) {			edcr |= (1 << shift);			shift += 3;		}		hw_desc->src_edc[AAU_EDCR2_IDX].e_desc_ctrl = edcr;		src_cnt = 24;		/* fall through */	case 17 ... 24:		if (!u_desc_ctrl.field.blk_ctrl) {			hw_desc->src_edc[AAU_EDCR2_IDX].e_desc_ctrl = 0;			u_desc_ctrl.field.blk_ctrl = 0x3; /* use EDCR[2:0] */		}		edcr = 0;		shift = 1;		for (i = 16; i < src_cnt; i++) {			edcr |= (1 << shift);			shift += 3;		}		hw_desc->src_edc[AAU_EDCR1_IDX].e_desc_ctrl = edcr;		src_cnt = 16;		/* fall through */	case 9 ... 16:		if (!u_desc_ctrl.field.blk_ctrl)			u_desc_ctrl.field.blk_ctrl = 0x2; /* use EDCR0 */		edcr = 0;		shift = 1;		for (i = 8; i < src_cnt; i++) {			edcr |= (1 << shift);			shift += 3;		}		hw_desc->src_edc[AAU_EDCR0_IDX].e_desc_ctrl = edcr;		src_cnt = 8;		/* fall through */	case 2 ... 8:		shift = 1;		for (i = 0; i < src_cnt; i++) {			u_desc_ctrl.value |= (1 << shift);			shift += 3;		}		if (!u_desc_ctrl.field.blk_ctrl && src_cnt > 4)			u_desc_ctrl.field.blk_ctrl = 0x1; /* use mini-desc */	}	u_desc_ctrl.field.dest_write_en = 1;	u_desc_ctrl.field.blk1_cmd_ctrl = 0x7; /* direct fill */	u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;	hw_desc->desc_ctrl = u_desc_ctrl.value;	return u_desc_ctrl.value;}static inline voidiop_desc_init_xor(struct iop_adma_desc_slot *desc, int src_cnt,		  unsigned long flags){	iop3xx_desc_init_xor(desc->hw_desc, src_cnt, flags);}/* return the number of operations */static inline intiop_desc_init_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,		       unsigned long flags){	int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;	struct iop3xx_desc_aau *hw_desc, *prev_hw_desc, *iter;	union {		u32 value;		struct iop3xx_aau_desc_ctrl field;	} u_desc_ctrl;	int i, j;	hw_desc = desc->hw_desc;	for (i = 0, j = 0; (slot_cnt -= slots_per_op) >= 0;		i += slots_per_op, j++) {		iter = iop_hw_desc_slot_idx(hw_desc, i);		u_desc_ctrl.value = iop3xx_desc_init_xor(iter, src_cnt, flags);		u_desc_ctrl.field.dest_write_en = 0;		u_desc_ctrl.field.zero_result_en = 1;		u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;		iter->desc_ctrl = u_desc_ctrl.value;		/* for the subsequent descriptors preserve the store queue		 * and chain them together		 */		if (i) {			prev_hw_desc =				iop_hw_desc_slot_idx(hw_desc, i - slots_per_op);			prev_hw_desc->next_desc =				(u32) (desc->async_tx.phys + (i << 5));		}	}	return j;}static inline voidiop_desc_init_null_xor(struct iop_adma_desc_slot *desc, int src_cnt,		       unsigned long flags)
 |