preliminaryDataProcessing.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * sh73a0 clock framework support
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/sh_clk.h>
  23. #include <linux/clkdev.h>
  24. #include <mach/common.h>
  25. #define FRQCRA IOMEM(0xe6150000)
  26. #define FRQCRB IOMEM(0xe6150004)
  27. #define FRQCRD IOMEM(0xe61500e4)
  28. #define VCLKCR1 IOMEM(0xe6150008)
  29. #define VCLKCR2 IOMEM(0xe615000C)
  30. #define VCLKCR3 IOMEM(0xe615001C)
  31. #define ZBCKCR IOMEM(0xe6150010)
  32. #define FLCKCR IOMEM(0xe6150014)
  33. #define SD0CKCR IOMEM(0xe6150074)
  34. #define SD1CKCR IOMEM(0xe6150078)
  35. #define SD2CKCR IOMEM(0xe615007C)
  36. #define FSIACKCR IOMEM(0xe6150018)
  37. #define FSIBCKCR IOMEM(0xe6150090)
  38. #define SUBCKCR IOMEM(0xe6150080)
  39. #define SPUACKCR IOMEM(0xe6150084)
  40. #define SPUVCKCR IOMEM(0xe6150094)
  41. #define MSUCKCR IOMEM(0xe6150088)
  42. #define HSICKCR IOMEM(0xe615008C)
  43. #define MFCK1CR IOMEM(0xe6150098)
  44. #define MFCK2CR IOMEM(0xe615009C)
  45. #define DSITCKCR IOMEM(0xe6150060)
  46. #define DSI0PCKCR IOMEM(0xe6150064)
  47. #define DSI1PCKCR IOMEM(0xe6150068)
  48. #define DSI0PHYCR 0xe615006C
  49. #define DSI1PHYCR 0xe6150070
  50. #define PLLECR IOMEM(0xe61500d0)
  51. #define PLL0CR IOMEM(0xe61500d8)
  52. #define PLL1CR IOMEM(0xe6150028)
  53. #define PLL2CR IOMEM(0xe615002c)
  54. #define PLL3CR IOMEM(0xe61500dc)
  55. #define SMSTPCR0 IOMEM(0xe6150130)
  56. #define SMSTPCR1 IOMEM(0xe6150134)
  57. #define SMSTPCR2 IOMEM(0xe6150138)
  58. #define SMSTPCR3 IOMEM(0xe615013c)
  59. #define SMSTPCR4 IOMEM(0xe6150140)
  60. #define SMSTPCR5 IOMEM(0xe6150144)
  61. #define CKSCR IOMEM(0xe61500c0)
  62. /* Fixed 32 KHz root clock from EXTALR pin */
  63. static struct clk r_clk = {
  64. .rate = 32768,
  65. };
  66. /*
  67. * 26MHz default rate for the EXTAL1 root input clock.
  68. * If needed, reset this with clk_set_rate() from the platform code.
  69. */
  70. struct clk sh73a0_extal1_clk = {
  71. .rate = 26000000,
  72. };
  73. /*
  74. * 48MHz default rate for the EXTAL2 root input clock.
  75. * If needed, reset this with clk_set_rate() from the platform code.
  76. */
  77. struct clk sh73a0_extal2_clk = {
  78. .rate = 48000000,
  79. };
  80. /* A fixed divide-by-2 block */
  81. static unsigned long div2_recalc(struct clk *clk)
  82. {
  83. return clk->parent->rate / 2;
  84. }
  85. static struct sh_clk_ops div2_clk_ops = {
  86. .recalc = div2_recalc,
  87. };
  88. static unsigned long div7_recalc(struct clk *clk)
  89. {
  90. return clk->parent->rate / 7;
  91. }
  92. static struct sh_clk_ops div7_clk_ops = {
  93. .recalc = div7_recalc,
  94. };
  95. static unsigned long div13_recalc(struct clk *clk)
  96. {
  97. return clk->parent->rate / 13;
  98. }
  99. static struct sh_clk_ops div13_clk_ops = {
  100. .recalc = div13_recalc,
  101. };
  102. /* Divide extal1 by two */
  103. static struct clk extal1_div2_clk = {
  104. .ops = &div2_clk_ops,
  105. .parent = &sh73a0_extal1_clk,
  106. };
  107. /* Divide extal2 by two */
  108. static struct clk extal2_div2_clk = {
  109. .ops = &div2_clk_ops,
  110. .parent = &sh73a0_extal2_clk,
  111. };
  112. static struct sh_clk_ops main_clk_ops = {
  113. .recalc = followparent_recalc,
  114. };
  115. /* Main clock */
  116. static struct clk main_clk = {
  117. .ops = &main_clk_ops,
  118. };
  119. /* Divide Main clock by two */
  120. static struct clk main_div2_clk = {
  121. .ops = &div2_clk_ops,
  122. .parent = &main_clk,
  123. };
  124. /* PLL0, PLL1, PLL2, PLL3 */
  125. static unsigned long pll_recalc(struct clk *clk)
  126. {
  127. unsigned long mult = 1;
  128. if (__raw_readl(PLLECR) & (1 << clk->enable_bit)) {
  129. mult = (((__raw_readl(clk->enable_reg) >> 24) & 0x3f) + 1);
  130. /* handle CFG bit for PLL1 and PLL2 */
  131. switch (clk->enable_bit) {
  132. case 1:
  133. case 2:
  134. if (__raw_readl(clk->enable_reg) & (1 << 20))
  135. mult *= 2;
  136. }
  137. }
  138. return clk->parent->rate * mult;
  139. }
  140. static struct sh_clk_ops pll_clk_ops = {
  141. .recalc = pll_recalc,
  142. };
  143. static struct clk pll0_clk = {
  144. .ops = &pll_clk_ops,
  145. .flags = CLK_ENABLE_ON_INIT,
  146. .parent = &main_clk,
  147. .enable_reg = (void __iomem *)PLL0CR,
  148. .enable_bit = 0,
  149. };
  150. static struct clk pll1_clk = {
  151. .ops = &pll_clk_ops,
  152. .flags = CLK_ENABLE_ON_INIT,
  153. .parent = &main_clk,
  154. .enable_reg = (void __iomem *)PLL1CR,
  155. .enable_bit = 1,
  156. };
  157. static struct clk pll2_clk = {
  158. .ops = &pll_clk_ops,
  159. .flags = CLK_ENABLE_ON_INIT,
  160. .parent = &main_clk,
  161. .enable_reg = (void __iomem *)PLL2CR,
  162. .enable_bit = 2,
  163. };
  164. static struct clk pll3_clk = {
  165. .ops = &pll_clk_ops,
  166. .flags = CLK_ENABLE_ON_INIT,
  167. .parent = &main_clk,
  168. .enable_reg = (void __iomem *)PLL3CR,
  169. .enable_bit = 3,
  170. };
  171. /* Divide PLL */
  172. static struct clk pll1_div2_clk = {
  173. .ops = &div2_clk_ops,
  174. .parent = &pll1_clk,
  175. };
  176. static struct clk pll1_div7_clk = {
  177. .ops = &div7_clk_ops,
  178. .parent = &pll1_clk,
  179. };
  180. static struct clk pll1_div13_clk = {
  181. .ops = &div13_clk_ops,
  182. .parent = &pll1_clk,
  183. };
  184. /* External input clock */
  185. struct clk sh73a0_extcki_clk = {
  186. };
  187. struct clk sh73a0_extalr_clk = {
  188. };
  189. static struct clk *main_clks[] = {
  190. &r_clk,
  191. &sh73a0_extal1_clk,
  192. &sh73a0_extal2_clk,
  193. &extal1_div2_clk,
  194. &extal2_div2_clk,
  195. &main_clk,
  196. &main_div2_clk,
  197. &pll0_clk,
  198. &pll1_clk,
  199. &pll2_clk,
  200. &pll3_clk,
  201. &pll1_div2_clk,
  202. &pll1_div7_clk,
  203. &pll1_div13_clk,
  204. &sh73a0_extcki_clk,
  205. &sh73a0_extalr_clk,
  206. };
  207. static void div4_kick(struct clk *clk)
  208. {
  209. unsigned long value;
  210. /* set KICK bit in FRQCRB to update hardware setting */
  211. value = __raw_readl(FRQCRB);
  212. value |= (1 << 31);
  213. __raw_writel(value, FRQCRB);
  214. }
  215. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18,
  216. 24, 0, 36, 48, 7 };
  217. static struct clk_div_mult_table div4_div_mult_table = {
  218. .divisors = divisors,
  219. .nr_divisors = ARRAY_SIZE(divisors),
  220. };
  221. static struct clk_div4_table div4_table = {
  222. .div_mult_table = &div4_div_mult_table,
  223. .kick = div4_kick,
  224. };
  225. enum { DIV4_I, DIV4_ZG, DIV4_M3, DIV4_B, DIV4_M1, DIV4_M2,
  226. DIV4_Z, DIV4_ZTR, DIV4_ZT, DIV4_ZX, DIV4_HP, DIV4_NR };