alarmDataOperation.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * arch/arm/mach-orion5x/pci.c
  3. *
  4. * PCI and PCIe functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/slab.h>
  15. #include <linux/mbus.h>
  16. #include <video/vga.h>
  17. #include <asm/irq.h>
  18. #include <asm/mach/pci.h>
  19. #include <plat/pcie.h>
  20. #include <plat/addr-map.h>
  21. #include <mach/orion5x.h>
  22. #include "common.h"
  23. /*****************************************************************************
  24. * Orion has one PCIe controller and one PCI controller.
  25. *
  26. * Note1: The local PCIe bus number is '0'. The local PCI bus number
  27. * follows the scanned PCIe bridged busses, if any.
  28. *
  29. * Note2: It is possible for PCI/PCIe agents to access many subsystem's
  30. * space, by configuring BARs and Address Decode Windows, e.g. flashes on
  31. * device bus, Orion registers, etc. However this code only enable the
  32. * access to DDR banks.
  33. ****************************************************************************/
  34. /*****************************************************************************
  35. * PCIe controller
  36. ****************************************************************************/
  37. #define PCIE_BASE (ORION5X_PCIE_VIRT_BASE)
  38. void __init orion5x_pcie_id(u32 *dev, u32 *rev)
  39. {
  40. *dev = orion_pcie_dev_id(PCIE_BASE);
  41. *rev = orion_pcie_rev(PCIE_BASE);
  42. }
  43. static int pcie_valid_config(int bus, int dev)
  44. {
  45. /*
  46. * Don't go out when trying to access --
  47. * 1. nonexisting device on local bus
  48. * 2. where there's no device connected (no link)
  49. */
  50. if (bus == 0 && dev == 0)
  51. return 1;
  52. if (!orion_pcie_link_up(PCIE_BASE))
  53. return 0;
  54. if (bus == 0 && dev != 1)
  55. return 0;
  56. return 1;
  57. }
  58. /*
  59. * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
  60. * and then reading the PCIE_CONF_DATA register. Need to make sure these
  61. * transactions are atomic.
  62. */
  63. static DEFINE_SPINLOCK(orion5x_pcie_lock);
  64. static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  65. int size, u32 *val)
  66. {
  67. unsigned long flags;
  68. int ret;
  69. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  70. *val = 0xffffffff;
  71. return PCIBIOS_DEVICE_NOT_FOUND;
  72. }
  73. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  74. ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
  75. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  76. return ret;
  77. }
  78. static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
  79. int where, int size, u32 *val)
  80. {
  81. int ret;
  82. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  83. *val = 0xffffffff;
  84. return PCIBIOS_DEVICE_NOT_FOUND;
  85. }
  86. /*
  87. * We only support access to the non-extended configuration
  88. * space when using the WA access method (or we would have to
  89. * sacrifice 256M of CPU virtual address space.)
  90. */
  91. if (where >= 0x100) {
  92. *val = 0xffffffff;
  93. return PCIBIOS_DEVICE_NOT_FOUND;
  94. }
  95. ret = orion_pcie_rd_conf_wa(ORION5X_PCIE_WA_VIRT_BASE,
  96. bus, devfn, where, size, val);
  97. return ret;
  98. }
  99. static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  100. int where, int size, u32 val)
  101. {
  102. unsigned long flags;
  103. int ret;
  104. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
  105. return PCIBIOS_DEVICE_NOT_FOUND;
  106. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  107. ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
  108. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);