memoryOperation.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * sh7372 processor support - INTC hardware block
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/module.h>
  23. #include <linux/irq.h>
  24. #include <linux/io.h>
  25. #include <linux/sh_intc.h>
  26. #include <mach/intc.h>
  27. #include <mach/irqs.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/mach/arch.h>
  30. enum {
  31. UNUSED_INTCA = 0,
  32. /* interrupt sources INTCA */
  33. DIRC,
  34. CRYPT_STD,
  35. IIC1_ALI1, IIC1_TACKI1, IIC1_WAITI1, IIC1_DTEI1,
  36. AP_ARM_IRQPMU, AP_ARM_COMMTX, AP_ARM_COMMRX,
  37. MFI_MFIM, MFI_MFIS,
  38. BBIF1, BBIF2,
  39. USBHSDMAC0_USHDMI,
  40. _3DG_SGX540,
  41. CMT1_CMT10, CMT1_CMT11, CMT1_CMT12, CMT1_CMT13, CMT2, CMT3,
  42. KEYSC_KEY,
  43. SCIFA0, SCIFA1, SCIFA2, SCIFA3,
  44. MSIOF2, MSIOF1,
  45. SCIFA4, SCIFA5, SCIFB,
  46. FLCTL_FLSTEI, FLCTL_FLTENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  47. SDHI0_SDHI0I0, SDHI0_SDHI0I1, SDHI0_SDHI0I2, SDHI0_SDHI0I3,
  48. SDHI1_SDHI1I0, SDHI1_SDHI1I1, SDHI1_SDHI1I2,
  49. IRREM,
  50. IRDA,
  51. TPU0,
  52. TTI20,
  53. DDM,
  54. SDHI2_SDHI2I0, SDHI2_SDHI2I1, SDHI2_SDHI2I2, SDHI2_SDHI2I3,
  55. RWDT0,
  56. DMAC1_1_DEI0, DMAC1_1_DEI1, DMAC1_1_DEI2, DMAC1_1_DEI3,
  57. DMAC1_2_DEI4, DMAC1_2_DEI5, DMAC1_2_DADERR,
  58. DMAC2_1_DEI0, DMAC2_1_DEI1, DMAC2_1_DEI2, DMAC2_1_DEI3,
  59. DMAC2_2_DEI4, DMAC2_2_DEI5, DMAC2_2_DADERR,
  60. DMAC3_1_DEI0, DMAC3_1_DEI1, DMAC3_1_DEI2, DMAC3_1_DEI3,
  61. DMAC3_2_DEI4, DMAC3_2_DEI5, DMAC3_2_DADERR,
  62. SHWYSTAT_RT, SHWYSTAT_HS, SHWYSTAT_COM,
  63. HDMI,
  64. SPU2_SPU0, SPU2_SPU1,
  65. FSI, FMSI,
  66. MIPI_HSI,
  67. IPMMU_IPMMUD,
  68. CEC_1, CEC_2,
  69. AP_ARM_CTIIRQ, AP_ARM_DMAEXTERRIRQ, AP_ARM_DMAIRQ, AP_ARM_DMASIRQ,
  70. MFIS2,
  71. CPORTR2S,
  72. CMT14, CMT15,
  73. MMC_MMC_ERR, MMC_MMC_NOR,
  74. IIC4_ALI4, IIC4_TACKI4, IIC4_WAITI4, IIC4_DTEI4,
  75. IIC3_ALI3, IIC3_TACKI3, IIC3_WAITI3, IIC3_DTEI3,
  76. USB0_USB0I1, USB0_USB0I0,
  77. USB1_USB1I1, USB1_USB1I0,
  78. USBHSDMAC1_USHDMI,
  79. /* interrupt groups INTCA */
  80. DMAC1_1, DMAC1_2, DMAC2_1, DMAC2_2, DMAC3_1, DMAC3_2, SHWYSTAT,
  81. AP_ARM1, AP_ARM2, SPU2, FLCTL, IIC1, SDHI0, SDHI1, SDHI2
  82. };
  83. static struct intc_vect intca_vectors[] __initdata = {
  84. INTC_VECT(DIRC, 0x0560),
  85. INTC_VECT(CRYPT_STD, 0x0700),
  86. INTC_VECT(IIC1_ALI1, 0x0780), INTC_VECT(IIC1_TACKI1, 0x07a0),
  87. INTC_VECT(IIC1_WAITI1, 0x07c0), INTC_VECT(IIC1_DTEI1, 0x07e0),
  88. INTC_VECT(AP_ARM_IRQPMU, 0x0800), INTC_VECT(AP_ARM_COMMTX, 0x0840),
  89. INTC_VECT(AP_ARM_COMMRX, 0x0860),
  90. INTC_VECT(MFI_MFIM, 0x0900), INTC_VECT(MFI_MFIS, 0x0920),
  91. INTC_VECT(BBIF1, 0x0940), INTC_VECT(BBIF2, 0x0960),
  92. INTC_VECT(USBHSDMAC0_USHDMI, 0x0a00),
  93. INTC_VECT(_3DG_SGX540, 0x0a60),
  94. INTC_VECT(CMT1_CMT10, 0x0b00), INTC_VECT(CMT1_CMT11, 0x0b20),
  95. INTC_VECT(CMT1_CMT12, 0x0b40), INTC_VECT(CMT1_CMT13, 0x0b60),
  96. INTC_VECT(CMT2, 0x0b80), INTC_VECT(CMT3, 0x0ba0),
  97. INTC_VECT(KEYSC_KEY, 0x0be0),
  98. INTC_VECT(SCIFA0, 0x0c00), INTC_VECT(SCIFA1, 0x0c20),
  99. INTC_VECT(SCIFA2, 0x0c40), INTC_VECT(SCIFA3, 0x0c60),
  100. INTC_VECT(MSIOF2, 0x0c80), INTC_VECT(MSIOF1, 0x0d00),
  101. INTC_VECT(SCIFA4, 0x0d20), INTC_VECT(SCIFA5, 0x0d40),
  102. INTC_VECT(SCIFB, 0x0d60),
  103. INTC_VECT(FLCTL_FLSTEI, 0x0d80), INTC_VECT(FLCTL_FLTENDI, 0x0da0),
  104. INTC_VECT(FLCTL_FLTREQ0I, 0x0dc0), INTC_VECT(FLCTL_FLTREQ1I, 0x0de0),
  105. INTC_VECT(SDHI0_SDHI0I0, 0x0e00), INTC_VECT(SDHI0_SDHI0I1, 0x0e20),
  106. INTC_VECT(SDHI0_SDHI0I2, 0x0e40), INTC_VECT(SDHI0_SDHI0I3, 0x0e60),
  107. INTC_VECT(SDHI1_SDHI1I0, 0x0e80), INTC_VECT(SDHI1_SDHI1I1, 0x0ea0),
  108. INTC_VECT(SDHI1_SDHI1I2, 0x0ec0),
  109. INTC_VECT(IRREM, 0x0f60),
  110. INTC_VECT(IRDA, 0x0480),
  111. INTC_VECT(TPU0, 0x04a0),
  112. INTC_VECT(TTI20, 0x1100),
  113. INTC_VECT(DDM, 0x1140),
  114. INTC_VECT(SDHI2_SDHI2I0, 0x1200), INTC_VECT(SDHI2_SDHI2I1, 0x1220),
  115. INTC_VECT(SDHI2_SDHI2I2, 0x1240), INTC_VECT(SDHI2_SDHI2I3, 0x1260),
  116. INTC_VECT(RWDT0, 0x1280),
  117. INTC_VECT(DMAC1_1_DEI0, 0x2000), INTC_VECT(DMAC1_1_DEI1, 0x2020),
  118. INTC_VECT(DMAC1_1_DEI2, 0x2040), INTC_VECT(DMAC1_1_DEI3, 0x2060),
  119. INTC_VECT(DMAC1_2_DEI4, 0x2080), INTC_VECT(DMAC1_2_DEI5, 0x20a0),
  120. INTC_VECT(DMAC1_2_DADERR, 0x20c0),
  121. INTC_VECT(DMAC2_1_DEI0, 0x2100), INTC_VECT(DMAC2_1_DEI1, 0x2120),
  122. INTC_VECT(DMAC2_1_DEI2, 0x2140), INTC_VECT(DMAC2_1_DEI3, 0x2160),
  123. INTC_VECT(DMAC2_2_DEI4, 0x2180), INTC_VECT(DMAC2_2_DEI5, 0x21a0),
  124. INTC_VECT(DMAC2_2_DADERR, 0x21c0),
  125. INTC_VECT(DMAC3_1_DEI0, 0x2200), INTC_VECT(DMAC3_1_DEI1, 0x2220),
  126. INTC_VECT(DMAC3_1_DEI2, 0x2240), INTC_VECT(DMAC3_1_DEI3, 0x2260),
  127. INTC_VECT(DMAC3_2_DEI4, 0x2280), INTC_VECT(DMAC3_2_DEI5, 0x22a0),
  128. INTC_VECT(DMAC3_2_DADERR, 0x22c0),
  129. INTC_VECT(SHWYSTAT_RT, 0x1300), INTC_VECT(SHWYSTAT_HS, 0x1320),
  130. INTC_VECT(SHWYSTAT_COM, 0x1340),
  131. INTC_VECT(HDMI, 0x17e0),
  132. INTC_VECT(SPU2_SPU0, 0x1800), INTC_VECT(SPU2_SPU1, 0x1820),
  133. INTC_VECT(FSI, 0x1840),
  134. INTC_VECT(FMSI, 0x1860),
  135. INTC_VECT(MIPI_HSI, 0x18e0),
  136. INTC_VECT(IPMMU_IPMMUD, 0x1920),
  137. INTC_VECT(CEC_1, 0x1940), INTC_VECT(CEC_2, 0x1960),
  138. INTC_VECT(AP_ARM_CTIIRQ, 0x1980),
  139. INTC_VECT(AP_ARM_DMAEXTERRIRQ, 0x19a0),
  140. INTC_VECT(AP_ARM_DMAIRQ, 0x19c0),
  141. INTC_VECT(AP_ARM_DMASIRQ, 0x19e0),
  142. INTC_VECT(MFIS2, 0x1a00),
  143. INTC_VECT(CPORTR2S, 0x1a20),
  144. INTC_VECT(CMT14, 0x1a40), INTC_VECT(CMT15, 0x1a60),
  145. INTC_VECT(MMC_MMC_ERR, 0x1ac0), INTC_VECT(MMC_MMC_NOR, 0x1ae0),
  146. INTC_VECT(IIC4_ALI4, 0x1b00), INTC_VECT(IIC4_TACKI4, 0x1b20),
  147. INTC_VECT(IIC4_WAITI4, 0x1b40), INTC_VECT(IIC4_DTEI4, 0x1b60),
  148. INTC_VECT(IIC3_ALI3, 0x1b80), INTC_VECT(IIC3_TACKI3, 0x1ba0),
  149. INTC_VECT(IIC3_WAITI3, 0x1bc0), INTC_VECT(IIC3_DTEI3, 0x1be0),
  150. INTC_VECT(USB0_USB0I1, 0x1c80), INTC_VECT(USB0_USB0I0, 0x1ca0),
  151. INTC_VECT(USB1_USB1I1, 0x1cc0), INTC_VECT(USB1_USB1I0, 0x1ce0),
  152. INTC_VECT(USBHSDMAC1_USHDMI, 0x1d00),
  153. };
  154. static struct intc_group intca_groups[] __initdata = {
  155. INTC_GROUP(DMAC1_1, DMAC1_1_DEI0,
  156. DMAC1_1_DEI1, DMAC1_1_DEI2, DMAC1_1_DEI3),
  157. INTC_GROUP(DMAC1_2, DMAC1_2_DEI4,
  158. DMAC1_2_DEI5, DMAC1_2_DADERR),
  159. INTC_GROUP(DMAC2_1, DMAC2_1_DEI0,
  160. DMAC2_1_DEI1, DMAC2_1_DEI2, DMAC2_1_DEI3),
  161. INTC_GROUP(DMAC2_2, DMAC2_2_DEI4,
  162. DMAC2_2_DEI5, DMAC2_2_DADERR),
  163. INTC_GROUP(DMAC3_1, DMAC3_1_DEI0,
  164. DMAC3_1_DEI1, DMAC3_1_DEI2, DMAC3_1_DEI3),
  165. INTC_GROUP(DMAC3_2, DMAC3_2_DEI4,
  166. DMAC3_2_DEI5, DMAC3_2_DADERR),
  167. INTC_GROUP(AP_ARM1, AP_ARM_IRQPMU, AP_ARM_COMMTX, AP_ARM_COMMRX),
  168. INTC_GROUP(AP_ARM2, AP_ARM_CTIIRQ, AP_ARM_DMAEXTERRIRQ,
  169. AP_ARM_DMAIRQ, AP_ARM_DMASIRQ),
  170. INTC_GROUP(SPU2, SPU2_SPU0, SPU2_SPU1),
  171. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLTENDI,
  172. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  173. INTC_GROUP(IIC1, IIC1_ALI1, IIC1_TACKI1, IIC1_WAITI1, IIC1_DTEI1),
  174. INTC_GROUP(SDHI0, SDHI0_SDHI0I0, SDHI0_SDHI0I1,
  175. SDHI0_SDHI0I2, SDHI0_SDHI0I3),
  176. INTC_GROUP(SDHI1, SDHI1_SDHI1I0, SDHI1_SDHI1I1,
  177. SDHI1_SDHI1I2),
  178. INTC_GROUP(SDHI2, SDHI2_SDHI2I0, SDHI2_SDHI2I1,
  179. SDHI2_SDHI2I2, SDHI2_SDHI2I3),
  180. INTC_GROUP(SHWYSTAT, SHWYSTAT_RT, SHWYSTAT_HS, SHWYSTAT_COM),
  181. };
  182. static struct intc_mask_reg intca_mask_registers[] __initdata = {
  183. { 0xe6940080, 0xe69400c0, 8, /* IMR0A / IMCR0A */
  184. { DMAC2_1_DEI3, DMAC2_1_DEI2, DMAC2_1_DEI1, DMAC2_1_DEI0,
  185. AP_ARM_IRQPMU, 0, AP_ARM_COMMTX, AP_ARM_COMMRX } },
  186. { 0xe6940084, 0xe69400c4, 8, /* IMR1A / IMCR1A */
  187. { 0, CRYPT_STD, DIRC, 0,
  188. DMAC1_1_DEI3, DMAC1_1_DEI2, DMAC1_1_DEI1, DMAC1_1_DEI0 } },
  189. { 0xe6940088, 0xe69400c8, 8, /* IMR2A / IMCR2A */
  190. { 0, 0, 0, 0,
  191. BBIF1, BBIF2, MFI_MFIS, MFI_MFIM } },
  192. { 0xe694008c, 0xe69400cc, 8, /* IMR3A / IMCR3A */
  193. { DMAC3_1_DEI3, DMAC3_1_DEI2, DMAC3_1_DEI1, DMAC3_1_DEI0,
  194. DMAC3_2_DADERR, DMAC3_2_DEI5, DMAC3_2_DEI4, IRDA } },
  195. { 0xe6940090, 0xe69400d0, 8, /* IMR4A / IMCR4A */
  196. { DDM, 0, 0, 0,
  197. 0, 0, 0, 0 } },
  198. { 0xe6940094, 0xe69400d4, 8, /* IMR5A / IMCR5A */
  199. { KEYSC_KEY, DMAC1_2_DADERR, DMAC1_2_DEI5, DMAC1_2_DEI4,
  200. SCIFA3, SCIFA2, SCIFA1, SCIFA0 } },
  201. { 0xe6940098, 0xe69400d8, 8, /* IMR6A / IMCR6A */
  202. { SCIFB, SCIFA5, SCIFA4, MSIOF1,
  203. 0, 0, MSIOF2, 0 } },
  204. { 0xe694009c, 0xe69400dc, 8, /* IMR7A / IMCR7A */
  205. { SDHI0_SDHI0I3, SDHI0_SDHI0I2, SDHI0_SDHI0I1, SDHI0_SDHI0I0,
  206. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  207. { 0xe69400a0, 0xe69400e0, 8, /* IMR8A / IMCR8A */
  208. { 0, SDHI1_SDHI1I2, SDHI1_SDHI1I1, SDHI1_SDHI1I0,
  209. TTI20, USBHSDMAC0_USHDMI, 0, 0 } },
  210. { 0xe69400a4, 0xe69400e4, 8, /* IMR9A / IMCR9A */
  211. { CMT1_CMT13, CMT1_CMT12, CMT1_CMT11, CMT1_CMT10,
  212. CMT2, 0, 0, _3DG_SGX540 } },
  213. { 0xe69400a8, 0xe69400e8, 8, /* IMR10A / IMCR10A */
  214. { 0, DMAC2_2_DADERR, DMAC2_2_DEI5, DMAC2_2_DEI4,
  215. 0, 0, 0, 0 } },
  216. { 0xe69400ac, 0xe69400ec, 8, /* IMR11A / IMCR11A */
  217. { IIC1_DTEI1, IIC1_WAITI1, IIC1_TACKI1, IIC1_ALI1,
  218. 0, 0, IRREM, 0 } },
  219. { 0xe69400b0, 0xe69400f0, 8, /* IMR12A / IMCR12A */
  220. { 0, 0, TPU0, 0,
  221. 0, 0, 0, 0 } },
  222. { 0xe69400b4, 0xe69400f4, 8, /* IMR13A / IMCR13A */
  223. { SDHI2_SDHI2I3, SDHI2_SDHI2I2, SDHI2_SDHI2I1, SDHI2_SDHI2I0,
  224. 0, CMT3, 0, RWDT0 } },
  225. { 0xe6950080, 0xe69500c0, 8, /* IMR0A3 / IMCR0A3 */
  226. { SHWYSTAT_RT, SHWYSTAT_HS, SHWYSTAT_COM, 0,
  227. 0, 0, 0, 0 } },
  228. { 0xe6950090, 0xe69500d0, 8, /* IMR4A3 / IMCR4A3 */
  229. { 0, 0, 0, 0,
  230. 0, 0, 0, HDMI } },
  231. { 0xe6950094, 0xe69500d4, 8, /* IMR5A3 / IMCR5A3 */
  232. { SPU2_SPU0, SPU2_SPU1, FSI, FMSI,
  233. 0, 0, 0, MIPI_HSI } },
  234. { 0xe6950098, 0xe69500d8, 8, /* IMR6A3 / IMCR6A3 */
  235. { 0, IPMMU_IPMMUD, CEC_1, CEC_2,
  236. AP_ARM_CTIIRQ, AP_ARM_DMAEXTERRIRQ,
  237. AP_ARM_DMAIRQ, AP_ARM_DMASIRQ } },
  238. { 0xe695009c, 0xe69500dc, 8, /* IMR7A3 / IMCR7A3 */
  239. { MFIS2, CPORTR2S, CMT14, CMT15,
  240. 0, 0, MMC_MMC_ERR, MMC_MMC_NOR } },
  241. { 0xe69500a0, 0xe69500e0, 8, /* IMR8A3 / IMCR8A3 */
  242. { IIC4_ALI4, IIC4_TACKI4, IIC4_WAITI4, IIC4_DTEI4,
  243. IIC3_ALI3, IIC3_TACKI3, IIC3_WAITI3, IIC3_DTEI3 } },
  244. { 0xe69500a4, 0xe69500e4, 8, /* IMR9A3 / IMCR9A3 */
  245. { 0, 0, 0, 0,
  246. USB0_USB0I1, USB0_USB0I0, USB1_USB1I1, USB1_USB1I0 } },
  247. { 0xe69500a8, 0xe69500e8, 8, /* IMR10A3 / IMCR10A3 */
  248. { USBHSDMAC1_USHDMI, 0, 0, 0,
  249. 0, 0, 0, 0 } },
  250. };
  251. static struct intc_prio_reg intca_prio_registers[] __initdata = {
  252. { 0xe6940000, 0, 16, 4, /* IPRAA */ { DMAC3_1, DMAC3_2, CMT2, 0 } },
  253. { 0xe6940004, 0, 16, 4, /* IPRBA */ { IRDA, 0, BBIF1, BBIF2 } },
  254. { 0xe6940008, 0, 16, 4, /* IPRCA */ { 0, CRYPT_STD,
  255. CMT1_CMT11, AP_ARM1 } },
  256. { 0xe694000c, 0, 16, 4, /* IPRDA */ { 0, 0,
  257. CMT1_CMT12, 0 } },
  258. { 0xe6940010, 0, 16, 4, /* IPREA */ { DMAC1_1, MFI_MFIS,
  259. MFI_MFIM, 0 } },
  260. { 0xe6940014, 0, 16, 4, /* IPRFA */ { KEYSC_KEY, DMAC1_2,
  261. _3DG_SGX540, CMT1_CMT10 } },
  262. { 0xe6940018, 0, 16, 4, /* IPRGA */ { SCIFA0, SCIFA1,
  263. SCIFA2, SCIFA3 } },
  264. { 0xe694001c, 0, 16, 4, /* IPRGH */ { MSIOF2, USBHSDMAC0_USHDMI,
  265. FLCTL, SDHI0 } },
  266. { 0xe6940020, 0, 16, 4, /* IPRIA */ { MSIOF1, SCIFA4,
  267. 0/* MSU */, IIC1 } },
  268. { 0xe6940024, 0, 16, 4, /* IPRJA */ { DMAC2_1, DMAC2_2,
  269. 0/* MSUG */, TTI20 } },
  270. { 0xe6940028, 0, 16, 4, /* IPRKA */ { 0, CMT1_CMT13, IRREM, SDHI1 } },
  271. { 0xe694002c, 0, 16, 4, /* IPRLA */ { TPU0, 0, 0, 0 } },
  272. { 0xe6940030, 0, 16, 4, /* IPRMA */ { 0, CMT3, 0, RWDT0 } },
  273. { 0xe6940034, 0, 16, 4, /* IPRNA */ { SCIFB, SCIFA5, 0, DDM } },
  274. { 0xe6940038, 0, 16, 4, /* IPROA */ { 0, 0, DIRC, SDHI2 } },
  275. { 0xe6950000, 0, 16, 4, /* IPRAA3 */ { SHWYSTAT, 0, 0, 0 } },
  276. { 0xe6950024, 0, 16, 4, /* IPRJA3 */ { 0, 0, 0, HDMI } },
  277. { 0xe6950028, 0, 16, 4, /* IPRKA3 */ { SPU2, 0, FSI, FMSI } },
  278. { 0xe695002c, 0, 16, 4, /* IPRLA3 */ { 0, 0, 0, MIPI_HSI } },
  279. { 0xe6950030, 0, 16, 4, /* IPRMA3 */ { IPMMU_IPMMUD, 0,
  280. CEC_1, CEC_2 } },
  281. { 0xe6950034, 0, 16, 4, /* IPRNA3 */ { AP_ARM2, 0, 0, 0 } },
  282. { 0xe6950038, 0, 16, 4, /* IPROA3 */ { MFIS2, CPORTR2S,
  283. CMT14, CMT15 } },
  284. { 0xe695003c, 0, 16, 4, /* IPRPA3 */ { 0, 0,
  285. MMC_MMC_ERR, MMC_MMC_NOR } },
  286. { 0xe6950040, 0, 16, 4, /* IPRQA3 */ { IIC4_ALI4, IIC4_TACKI4,
  287. IIC4_WAITI4, IIC4_DTEI4 } },
  288. { 0xe6950044, 0, 16, 4, /* IPRRA3 */ { IIC3_ALI3, IIC3_TACKI3,
  289. IIC3_WAITI3, IIC3_DTEI3 } },
  290. { 0xe6950048, 0, 16, 4, /* IPRSA3 */ { 0/*ERI*/, 0/*RXI*/,
  291. 0/*TXI*/, 0/*TEI*/} },
  292. { 0xe695004c, 0, 16, 4, /* IPRTA3 */ { USB0_USB0I1, USB0_USB0I0,
  293. USB1_USB1I1, USB1_USB1I0 } },
  294. { 0xe6950050, 0, 16, 4, /* IPRUA3 */ { USBHSDMAC1_USHDMI, 0, 0, 0 } },
  295. };
  296. static DECLARE_INTC_DESC(intca_desc, "sh7372-intca",
  297. intca_vectors, intca_groups,
  298. intca_mask_registers, intca_prio_registers,
  299. NULL);
  300. INTC_IRQ_PINS_16(intca_irq_pins_lo, 0xe6900000,
  301. INTC_VECT, "sh7372-intca-irq-lo");
  302. INTC_IRQ_PINS_16H(intca_irq_pins_hi, 0xe6900000,
  303. INTC_VECT, "sh7372-intca-irq-hi");
  304. enum {
  305. UNUSED_INTCS = 0,
  306. ENABLED_INTCS,
  307. /* interrupt sources INTCS */
  308. /* IRQ0S - IRQ31S */
  309. VEU_VEU0, VEU_VEU1, VEU_VEU2, VEU_VEU3,
  310. RTDMAC_1_DEI0, RTDMAC_1_DEI1, RTDMAC_1_DEI2, RTDMAC_1_DEI3,
  311. CEU, BEU_BEU0, BEU_BEU1, BEU_BEU2,
  312. /* MFI */
  313. /* BBIF2 */
  314. VPU,
  315. TSIF1,
  316. /* 3DG */
  317. _2DDMAC,
  318. IIC2_ALI2, IIC2_TACKI2, IIC2_WAITI2, IIC2_DTEI2,
  319. IPMMU_IPMMUR, IPMMU_IPMMUR2,
  320. RTDMAC_2_DEI4, RTDMAC_2_DEI5, RTDMAC_2_DADERR,
  321. /* KEYSC */
  322. /* TTI20 */
  323. MSIOF,
  324. IIC0_ALI0, IIC0_TACKI0, IIC0_WAITI0, IIC0_DTEI0,
  325. TMU_TUNI0, TMU_TUNI1, TMU_TUNI2,
  326. CMT0,
  327. TSIF0,
  328. /* CMT2 */
  329. LMB,
  330. CTI,
  331. /* RWDT0 */
  332. ICB,