| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665 | /* * AM33XX Power Management register bits * * This file is automatically generated from the AM33XX hardware databases. * Vaibhav Hiremath <hvaibhav@ti.com> * * Copyright (C) 2011-2012 Texas Instruments Incorporated - http://www.ti.com/ * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation version 2. * * This program is distributed "as is" WITHOUT ANY WARRANTY of any * kind, whether express or implied; without even the implied warranty * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H/* * Used by CM_AUTOIDLE_DPLL_CORE, CM_AUTOIDLE_DPLL_DDR, CM_AUTOIDLE_DPLL_DISP, * CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER */#define AM33XX_AUTO_DPLL_MODE_SHIFT			0#define AM33XX_AUTO_DPLL_MODE_WIDTH			3#define AM33XX_AUTO_DPLL_MODE_MASK			(0x7 << 0)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_ADC_FCLK_SHIFT		14#define AM33XX_CLKACTIVITY_ADC_FCLK_WIDTH		1#define AM33XX_CLKACTIVITY_ADC_FCLK_MASK		(1 << 16)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CAN_CLK_SHIFT		11#define AM33XX_CLKACTIVITY_CAN_CLK_WIDTH		1#define AM33XX_CLKACTIVITY_CAN_CLK_MASK			(1 << 11)/* Used by CM_PER_CLK_24MHZ_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_SHIFT		4#define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_CLK_24MHZ_GCLK_MASK		(1 << 4)/* Used by CM_PER_CPSW_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_SHIFT	4#define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_WIDTH	1#define AM33XX_CLKACTIVITY_CPSW_125MHZ_GCLK_MASK	(1 << 4)/* Used by CM_PER_L4HS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_SHIFT	4#define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_WIDTH	1#define AM33XX_CLKACTIVITY_CPSW_250MHZ_GCLK_MASK	(1 << 4)/* Used by CM_PER_L4HS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_SHIFT	5#define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_WIDTH	1#define AM33XX_CLKACTIVITY_CPSW_50MHZ_GCLK_MASK		(1 << 5)/* Used by CM_PER_L4HS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_SHIFT		6#define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_CPSW_5MHZ_GCLK_MASK		(1 << 6)/* Used by CM_PER_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_SHIFT		6#define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_CPTS_RFT_GCLK_MASK		(1 << 6)/* Used by CM_CEFUSE_CLKSTCTRL */#define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT	9#define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_WIDTH	1#define AM33XX_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK	(1 << 9)/* Used by CM_L3_AON_CLKSTCTRL */#define AM33XX_CLKACTIVITY_DBGSYSCLK_SHIFT		2#define AM33XX_CLKACTIVITY_DBGSYSCLK_WIDTH		1#define AM33XX_CLKACTIVITY_DBGSYSCLK_MASK		(1 << 2)/* Used by CM_L3_AON_CLKSTCTRL */#define AM33XX_CLKACTIVITY_DEBUG_CLKA_SHIFT		4#define AM33XX_CLKACTIVITY_DEBUG_CLKA_WIDTH		1#define AM33XX_CLKACTIVITY_DEBUG_CLKA_MASK		(1 << 4)/* Used by CM_PER_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_EMIF_GCLK_SHIFT		2#define AM33XX_CLKACTIVITY_EMIF_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_EMIF_GCLK_MASK		(1 << 2)/* Used by CM_GFX_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GFX_FCLK_SHIFT		9#define AM33XX_CLKACTIVITY_GFX_FCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GFX_FCLK_MASK		(1 << 9)/* Used by CM_GFX_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GFX_L3_GCLK_SHIFT		8#define AM33XX_CLKACTIVITY_GFX_L3_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GFX_L3_GCLK_MASK		(1 << 8)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_SHIFT		8#define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GPIO0_GDBCLK_MASK		(1 << 8)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_SHIFT		19#define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GPIO_1_GDBCLK_MASK		(1 << 19)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_SHIFT		20#define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GPIO_2_GDBCLK_MASK		(1 << 20)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_SHIFT		21#define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GPIO_3_GDBCLK_MASK		(1 << 21)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_SHIFT		22#define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GPIO_4_GDBCLK_MASK		(1 << 22)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_SHIFT		26#define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GPIO_5_GDBCLK_MASK		(1 << 26)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_SHIFT		18#define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_WIDTH		1#define AM33XX_CLKACTIVITY_GPIO_6_GDBCLK_MASK		(1 << 18)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_I2C0_GFCLK_SHIFT		11#define AM33XX_CLKACTIVITY_I2C0_GFCLK_WIDTH		1#define AM33XX_CLKACTIVITY_I2C0_GFCLK_MASK		(1 << 11)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_I2C_FCLK_SHIFT		24#define AM33XX_CLKACTIVITY_I2C_FCLK_WIDTH		1#define AM33XX_CLKACTIVITY_I2C_FCLK_MASK		(1 << 24)/* Used by CM_PER_PRUSS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_SHIFT		5#define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_PRUSS_IEP_GCLK_MASK		(1 << 5)/* Used by CM_PER_PRUSS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_SHIFT		4#define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_PRUSS_OCP_GCLK_MASK		(1 << 4)/* Used by CM_PER_PRUSS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_SHIFT	6#define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_WIDTH	1#define AM33XX_CLKACTIVITY_PRUSS_UART_GCLK_MASK		(1 << 6)/* Used by CM_PER_L3S_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L3S_GCLK_SHIFT		3#define AM33XX_CLKACTIVITY_L3S_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L3S_GCLK_MASK		(1 << 3)/* Used by CM_L3_AON_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L3_AON_GCLK_SHIFT		3#define AM33XX_CLKACTIVITY_L3_AON_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L3_AON_GCLK_MASK		(1 << 3)/* Used by CM_PER_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L3_GCLK_SHIFT		4#define AM33XX_CLKACTIVITY_L3_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L3_GCLK_MASK			(1 << 4)/* Used by CM_PER_L4FW_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L4FW_GCLK_SHIFT		8#define AM33XX_CLKACTIVITY_L4FW_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L4FW_GCLK_MASK		(1 << 8)/* Used by CM_PER_L4HS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L4HS_GCLK_SHIFT		3#define AM33XX_CLKACTIVITY_L4HS_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L4HS_GCLK_MASK		(1 << 3)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L4LS_GCLK_SHIFT		8#define AM33XX_CLKACTIVITY_L4LS_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L4LS_GCLK_MASK		(1 << 8)/* Used by CM_GFX_L4LS_GFX_CLKSTCTRL__1 */#define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_SHIFT		8#define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L4LS_GFX_GCLK_MASK		(1 << 8)/* Used by CM_CEFUSE_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT	8#define AM33XX_CLKACTIVITY_L4_CEFUSE_GICLK_WIDTH	1#define AM33XX_CLKACTIVITY_L4_CEFUSE_GICLK_MASK		(1 << 8)/* Used by CM_RTC_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L4_RTC_GCLK_SHIFT		8#define AM33XX_CLKACTIVITY_L4_RTC_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L4_RTC_GCLK_MASK		(1 << 8)/* Used by CM_L4_WKUP_AON_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L4_WKUP_AON_GCLK_SHIFT	2#define AM33XX_CLKACTIVITY_L4_WKUP_AON_GCLK_WIDTH	1#define AM33XX_CLKACTIVITY_L4_WKUP_AON_GCLK_MASK	(1 << 2)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_L4_WKUP_GCLK_SHIFT		2#define AM33XX_CLKACTIVITY_L4_WKUP_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_L4_WKUP_GCLK_MASK		(1 << 2)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_LCDC_GCLK_SHIFT		17#define AM33XX_CLKACTIVITY_LCDC_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_LCDC_GCLK_MASK		(1 << 17)/* Used by CM_PER_LCDC_CLKSTCTRL */#define AM33XX_CLKACTIVITY_LCDC_L3_OCP_GCLK_SHIFT	4#define AM33XX_CLKACTIVITY_LCDC_L3_OCP_GCLK_WIDTH	1#define AM33XX_CLKACTIVITY_LCDC_L3_OCP_GCLK_MASK	(1 << 4)/* Used by CM_PER_LCDC_CLKSTCTRL */#define AM33XX_CLKACTIVITY_LCDC_L4_OCP_GCLK_SHIFT	5#define AM33XX_CLKACTIVITY_LCDC_L4_OCP_GCLK_WIDTH	1#define AM33XX_CLKACTIVITY_LCDC_L4_OCP_GCLK_MASK	(1 << 5)/* Used by CM_PER_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_MCASP_GCLK_SHIFT		7#define AM33XX_CLKACTIVITY_MCASP_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_MCASP_GCLK_MASK		(1 << 7)/* Used by CM_PER_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_MMC_FCLK_SHIFT		3#define AM33XX_CLKACTIVITY_MMC_FCLK_WIDTH		1#define AM33XX_CLKACTIVITY_MMC_FCLK_MASK		(1 << 3)/* Used by CM_MPU_CLKSTCTRL */#define AM33XX_CLKACTIVITY_MPU_CLK_SHIFT		2#define AM33XX_CLKACTIVITY_MPU_CLK_WIDTH		1#define AM33XX_CLKACTIVITY_MPU_CLK_MASK			(1 << 2)/* Used by CM_PER_OCPWP_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_OCPWP_L3_GCLK_SHIFT		4#define AM33XX_CLKACTIVITY_OCPWP_L3_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_OCPWP_L3_GCLK_MASK		(1 << 4)/* Used by CM_PER_OCPWP_L3_CLKSTCTRL */#define AM33XX_CLKACTIVITY_OCPWP_L4_GCLK_SHIFT		5#define AM33XX_CLKACTIVITY_OCPWP_L4_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_OCPWP_L4_GCLK_MASK		(1 << 5)/* Used by CM_RTC_CLKSTCTRL */#define AM33XX_CLKACTIVITY_RTC_32KCLK_SHIFT		9#define AM33XX_CLKACTIVITY_RTC_32KCLK_WIDTH		1#define AM33XX_CLKACTIVITY_RTC_32KCLK_MASK		(1 << 9)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_SPI_GCLK_SHIFT		25#define AM33XX_CLKACTIVITY_SPI_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_SPI_GCLK_MASK		(1 << 25)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_SR_SYSCLK_SHIFT		3#define AM33XX_CLKACTIVITY_SR_SYSCLK_WIDTH		1#define AM33XX_CLKACTIVITY_SR_SYSCLK_MASK		(1 << 3)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER0_GCLK_SHIFT		10#define AM33XX_CLKACTIVITY_TIMER0_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER0_GCLK_MASK		(1 << 10)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER1_GCLK_SHIFT		13#define AM33XX_CLKACTIVITY_TIMER1_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER1_GCLK_MASK		(1 << 13)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER2_GCLK_SHIFT		14#define AM33XX_CLKACTIVITY_TIMER2_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER2_GCLK_MASK		(1 << 14)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER3_GCLK_SHIFT		15#define AM33XX_CLKACTIVITY_TIMER3_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER3_GCLK_MASK		(1 << 15)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER4_GCLK_SHIFT		16#define AM33XX_CLKACTIVITY_TIMER4_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER4_GCLK_MASK		(1 << 16)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER5_GCLK_SHIFT		27#define AM33XX_CLKACTIVITY_TIMER5_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER5_GCLK_MASK		(1 << 27)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER6_GCLK_SHIFT		28#define AM33XX_CLKACTIVITY_TIMER6_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER6_GCLK_MASK		(1 << 28)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_TIMER7_GCLK_SHIFT		13#define AM33XX_CLKACTIVITY_TIMER7_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_TIMER7_GCLK_MASK		(1 << 13)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_UART0_GFCLK_SHIFT		12#define AM33XX_CLKACTIVITY_UART0_GFCLK_WIDTH		1#define AM33XX_CLKACTIVITY_UART0_GFCLK_MASK		(1 << 12)/* Used by CM_PER_L4LS_CLKSTCTRL */#define AM33XX_CLKACTIVITY_UART_GFCLK_SHIFT		10#define AM33XX_CLKACTIVITY_UART_GFCLK_WIDTH		1#define AM33XX_CLKACTIVITY_UART_GFCLK_MASK		(1 << 10)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_WDT0_GCLK_SHIFT		9#define AM33XX_CLKACTIVITY_WDT0_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_WDT0_GCLK_MASK		(1 << 9)/* Used by CM_WKUP_CLKSTCTRL */#define AM33XX_CLKACTIVITY_WDT1_GCLK_SHIFT		4#define AM33XX_CLKACTIVITY_WDT1_GCLK_WIDTH		1#define AM33XX_CLKACTIVITY_WDT1_GCLK_MASK		(1 << 4)/* Used by CLKSEL_GFX_FCLK */#define AM33XX_CLKDIV_SEL_GFX_FCLK_SHIFT		0#define AM33XX_CLKDIV_SEL_GFX_FCLK_WIDTH		1#define AM33XX_CLKDIV_SEL_GFX_FCLK_MASK			(1 << 0)/* Used by CM_CLKOUT_CTRL */#define AM33XX_CLKOUT2DIV_SHIFT				3#define AM33XX_CLKOUT2DIV_WIDTH				3#define AM33XX_CLKOUT2DIV_MASK				(0x7 << 3)/* Used by CM_CLKOUT_CTRL */#define AM33XX_CLKOUT2EN_SHIFT				7#define AM33XX_CLKOUT2EN_WIDTH				1#define AM33XX_CLKOUT2EN_MASK				(1 << 7)/* Used by CM_CLKOUT_CTRL */#define AM33XX_CLKOUT2SOURCE_SHIFT			0#define AM33XX_CLKOUT2SOURCE_WIDTH			3#define AM33XX_CLKOUT2SOURCE_MASK			(0x7 << 0)/* * Used by CLKSEL_GPIO0_DBCLK, CLKSEL_LCDC_PIXEL_CLK, CLKSEL_TIMER2_CLK, * CLKSEL_TIMER3_CLK, CLKSEL_TIMER4_CLK, CLKSEL_TIMER5_CLK, CLKSEL_TIMER6_CLK, * CLKSEL_TIMER7_CLK */#define AM33XX_CLKSEL_SHIFT				0#define AM33XX_CLKSEL_WIDTH				1#define AM33XX_CLKSEL_MASK				(0x01 << 0)/* * Renamed from CLKSEL Used by CLKSEL_PRUSS_OCP_CLK, CLKSEL_WDT1_CLK, * CM_CPTS_RFT_CLKSEL */#define AM33XX_CLKSEL_0_0_SHIFT				0#define AM33XX_CLKSEL_0_0_WIDTH				1#define AM33XX_CLKSEL_0_0_MASK				(1 << 0)#define AM33XX_CLKSEL_0_1_SHIFT				0#define AM33XX_CLKSEL_0_1_WIDTH				2#define AM33XX_CLKSEL_0_1_MASK				(3 << 0)/* Renamed from CLKSEL Used by CLKSEL_TIMER1MS_CLK */#define AM33XX_CLKSEL_0_2_SHIFT				0#define AM33XX_CLKSEL_0_2_WIDTH				3#define AM33XX_CLKSEL_0_2_MASK				(7 << 0)/* Used by CLKSEL_GFX_FCLK */#define AM33XX_CLKSEL_GFX_FCLK_SHIFT			1#define AM33XX_CLKSEL_GFX_FCLK_WIDTH			1#define AM33XX_CLKSEL_GFX_FCLK_MASK			(1 << 1)/* * Used by CM_MPU_CLKSTCTRL, CM_RTC_CLKSTCTRL, CM_PER_CLK_24MHZ_CLKSTCTRL, * CM_PER_CPSW_CLKSTCTRL, CM_PER_PRUSS_CLKSTCTRL, CM_PER_L3S_CLKSTCTRL, * CM_PER_L3_CLKSTCTRL, CM_PER_L4FW_CLKSTCTRL, CM_PER_L4HS_CLKSTCTRL, * CM_PER_L4LS_CLKSTCTRL, CM_PER_LCDC_CLKSTCTRL, CM_PER_OCPWP_L3_CLKSTCTRL, * CM_L3_AON_CLKSTCTRL, CM_L4_WKUP_AON_CLKSTCTRL, CM_WKUP_CLKSTCTRL, * CM_GFX_L3_CLKSTCTRL, CM_GFX_L4LS_GFX_CLKSTCTRL__1, CM_CEFUSE_CLKSTCTRL */#define AM33XX_CLKTRCTRL_SHIFT				0#define AM33XX_CLKTRCTRL_WIDTH				2#define AM33XX_CLKTRCTRL_MASK				(0x3 << 0)/* * Used by CM_SSC_DELTAMSTEP_DPLL_CORE, CM_SSC_DELTAMSTEP_DPLL_DDR, * CM_SSC_DELTAMSTEP_DPLL_DISP, CM_SSC_DELTAMSTEP_DPLL_MPU, * CM_SSC_DELTAMSTEP_DPLL_PER */#define AM33XX_DELTAMSTEP_SHIFT				0#define AM33XX_DELTAMSTEP_WIDTH				20#define AM33XX_DELTAMSTEP_MASK				(0xfffff << 0)/* Used by CM_CLKSEL_DPLL_DDR, CM_CLKSEL_DPLL_DISP, CM_CLKSEL_DPLL_MPU */#define AM33XX_DPLL_BYP_CLKSEL_SHIFT			23#define AM33XX_DPLL_BYP_CLKSEL_WIDTH			1#define AM33XX_DPLL_BYP_CLKSEL_MASK			(1 << 23)/* Used by CM_CLKDCOLDO_DPLL_PER */#define AM33XX_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT		8#define AM33XX_DPLL_CLKDCOLDO_GATE_CTRL_WIDTH		1#define AM33XX_DPLL_CLKDCOLDO_GATE_CTRL_MASK		(1 << 8)/* Used by CM_CLKDCOLDO_DPLL_PER */#define AM33XX_DPLL_CLKDCOLDO_PWDN_SHIFT		12#define AM33XX_DPLL_CLKDCOLDO_PWDN_WIDTH		1#define AM33XX_DPLL_CLKDCOLDO_PWDN_MASK			(1 << 12)/* Used by CM_DIV_M2_DPLL_DDR, CM_DIV_M2_DPLL_DISP, CM_DIV_M2_DPLL_MPU */#define AM33XX_DPLL_CLKOUT_DIV_SHIFT			0#define AM33XX_DPLL_CLKOUT_DIV_WIDTH			5#define AM33XX_DPLL_CLKOUT_DIV_MASK			(0x1f << 0)/* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_PER */#define AM33XX_DPLL_CLKOUT_DIV_0_6_SHIFT		0#define AM33XX_DPLL_CLKOUT_DIV_0_6_WIDTH		7#define AM33XX_DPLL_CLKOUT_DIV_0_6_MASK			(0x7f << 0)/* Used by CM_DIV_M2_DPLL_DDR, CM_DIV_M2_DPLL_DISP, CM_DIV_M2_DPLL_MPU */#define AM33XX_DPLL_CLKOUT_DIVCHACK_SHIFT		5#define AM33XX_DPLL_CLKOUT_DIVCHACK_WIDTH		1#define AM33XX_DPLL_CLKOUT_DIVCHACK_MASK		(1 << 5)/* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_PER */#define AM33XX_DPLL_CLKOUT_DIVCHACK_M2_PER_SHIFT	7#define AM33XX_DPLL_CLKOUT_DIVCHACK_M2_PER_WIDTH	1#define AM33XX_DPLL_CLKOUT_DIVCHACK_M2_PER_MASK		(1 << 7)/* * Used by CM_DIV_M2_DPLL_DDR, CM_DIV_M2_DPLL_DISP, CM_DIV_M2_DPLL_MPU, * CM_DIV_M2_DPLL_PER */#define AM33XX_DPLL_CLKOUT_GATE_CTRL_SHIFT		8#define AM33XX_DPLL_CLKOUT_GATE_CTRL_WIDTH		1#define AM33XX_DPLL_CLKOUT_GATE_CTRL_MASK		(1 << 8)/* * Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDR, CM_CLKSEL_DPLL_DISP, * CM_CLKSEL_DPLL_MPU */#define AM33XX_DPLL_DIV_SHIFT				0#define AM33XX_DPLL_DIV_WIDTH				7#define AM33XX_DPLL_DIV_MASK				(0x7f << 0)#define AM33XX_DPLL_PER_DIV_MASK			(0xff << 0)/* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_PERIPH */#define AM33XX_DPLL_DIV_0_7_SHIFT			0#define AM33XX_DPLL_DIV_0_7_WIDTH			8#define AM33XX_DPLL_DIV_0_7_MASK			(0xff << 0)/* * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP, * CM_CLKMODE_DPLL_MPU */#define AM33XX_DPLL_DRIFTGUARD_EN_SHIFT			8#define AM33XX_DPLL_DRIFTGUARD_EN_WIDTH			1#define AM33XX_DPLL_DRIFTGUARD_EN_MASK			(1 << 8)/* * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP, * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER */#define AM33XX_DPLL_EN_SHIFT				0#define AM33XX_DPLL_EN_WIDTH				3#define AM33XX_DPLL_EN_MASK				(0x7 << 0)/* * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP, * CM_CLKMODE_DPLL_MPU */#define AM33XX_DPLL_LPMODE_EN_SHIFT			10#define AM33XX_DPLL_LPMODE_EN_WIDTH			1#define AM33XX_DPLL_LPMODE_EN_MASK			(1 << 10)/* * Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDR, CM_CLKSEL_DPLL_DISP, * CM_CLKSEL_DPLL_MPU */#define AM33XX_DPLL_MULT_SHIFT				8#define AM33XX_DPLL_MULT_WIDTH				11#define AM33XX_DPLL_MULT_MASK				(0x7ff << 8)/* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_PERIPH */#define AM33XX_DPLL_MULT_PERIPH_SHIFT			8#define AM33XX_DPLL_MULT_PERIPH_WIDTH			12#define AM33XX_DPLL_MULT_PERIPH_MASK			(0xfff << 8)/* * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP, * CM_CLKMODE_DPLL_MPU */#define AM33XX_DPLL_REGM4XEN_SHIFT			11#define AM33XX_DPLL_REGM4XEN_WIDTH			1#define AM33XX_DPLL_REGM4XEN_MASK			(1 << 11)/* Used by CM_CLKSEL_DPLL_PERIPH */#define AM33XX_DPLL_SD_DIV_SHIFT			24#define AM33XX_DPLL_SD_DIV_WIDTH			8#define AM33XX_DPLL_SD_DIV_MASK				(0xff << 24)/* * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP, * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER */#define AM33XX_DPLL_SSC_ACK_SHIFT			13#define AM33XX_DPLL_SSC_ACK_WIDTH			1#define AM33XX_DPLL_SSC_ACK_MASK			(1 << 13)/* * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP, * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER */#define AM33XX_DPLL_SSC_DOWNSPREAD_SHIFT		14#define AM33XX_DPLL_SSC_DOWNSPREAD_WIDTH		1#define AM33XX_DPLL_SSC_DOWNSPREAD_MASK			(1 << 14)/* * Used by CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDR, CM_CLKMODE_DPLL_DISP, * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER */#define AM33XX_DPLL_SSC_EN_SHIFT			12#define AM33XX_DPLL_SSC_EN_WIDTH			1#define AM33XX_DPLL_SSC_EN_MASK				(1 << 12)/* Used by CM_DIV_M4_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT1_DIV_SHIFT		0#define AM33XX_HSDIVIDER_CLKOUT1_DIV_WIDTH		5#define AM33XX_HSDIVIDER_CLKOUT1_DIV_MASK		(0x1f << 0)/* Used by CM_DIV_M4_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT		5#define AM33XX_HSDIVIDER_CLKOUT1_DIVCHACK_WIDTH		1#define AM33XX_HSDIVIDER_CLKOUT1_DIVCHACK_MASK		(1 << 5)/* Used by CM_DIV_M4_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT	8#define AM33XX_HSDIVIDER_CLKOUT1_GATE_CTRL_WIDTH	1#define AM33XX_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK		(1 << 8)/* Used by CM_DIV_M4_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT1_PWDN_SHIFT		12#define AM33XX_HSDIVIDER_CLKOUT1_PWDN_WIDTH		1#define AM33XX_HSDIVIDER_CLKOUT1_PWDN_MASK		(1 << 12)/* Used by CM_DIV_M5_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT2_DIV_SHIFT		0#define AM33XX_HSDIVIDER_CLKOUT2_DIV_WIDTH		5#define AM33XX_HSDIVIDER_CLKOUT2_DIV_MASK		(0x1f << 0)/* Used by CM_DIV_M5_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT		5#define AM33XX_HSDIVIDER_CLKOUT2_DIVCHACK_WIDTH		1#define AM33XX_HSDIVIDER_CLKOUT2_DIVCHACK_MASK		(1 << 5)/* Used by CM_DIV_M5_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT	8#define AM33XX_HSDIVIDER_CLKOUT2_GATE_CTRL_WIDTH	1#define AM33XX_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK		(1 << 8)/* Used by CM_DIV_M5_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT2_PWDN_SHIFT		12#define AM33XX_HSDIVIDER_CLKOUT2_PWDN_WIDTH		1#define AM33XX_HSDIVIDER_CLKOUT2_PWDN_MASK		(1 << 12)/* Used by CM_DIV_M6_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT3_DIV_SHIFT		0#define AM33XX_HSDIVIDER_CLKOUT3_DIV_WIDTH		5#define AM33XX_HSDIVIDER_CLKOUT3_DIV_MASK		(0x1f << 0)/* Used by CM_DIV_M6_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT		5#define AM33XX_HSDIVIDER_CLKOUT3_DIVCHACK_WIDTH		1#define AM33XX_HSDIVIDER_CLKOUT3_DIVCHACK_MASK		(1 << 5)/* Used by CM_DIV_M6_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT	8#define AM33XX_HSDIVIDER_CLKOUT3_GATE_CTRL_WIDTH	1#define AM33XX_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK		(1 << 8)/* Used by CM_DIV_M6_DPLL_CORE */#define AM33XX_HSDIVIDER_CLKOUT3_PWDN_SHIFT		12#define AM33XX_HSDIVIDER_CLKOUT3_PWDN_WIDTH		1#define AM33XX_HSDIVIDER_CLKOUT3_PWDN_MASK		(1 << 12)/* * Used by CM_MPU_MPU_CLKCTRL, CM_RTC_RTC_CLKCTRL, CM_PER_AES0_CLKCTRL, * CM_PER_AES1_CLKCTRL, CM_PER_CLKDIV32K_CLKCTRL, CM_PER_CPGMAC0_CLKCTRL, * CM_PER_DCAN0_CLKCTRL, CM_PER_DCAN1_CLKCTRL, CM_PER_DES_CLKCTRL, * CM_PER_ELM_CLKCTRL, CM_PER_EMIF_CLKCTRL, CM_PER_EMIF_FW_CLKCTRL, * CM_PER_EPWMSS0_CLKCTRL, CM_PER_EPWMSS1_CLKCTRL, CM_PER_EPWMSS2_CLKCTRL, * CM_PER_GPIO1_CLKCTRL, CM_PER_GPIO2_CLKCTRL, CM_PER_GPIO3_CLKCTRL, * CM_PER_GPIO4_CLKCTRL, CM_PER_GPIO5_CLKCTRL, CM_PER_GPIO6_CLKCTRL, * CM_PER_GPMC_CLKCTRL, CM_PER_I2C1_CLKCTRL, CM_PER_I2C2_CLKCTRL, * CM_PER_PRUSS_CLKCTRL, CM_PER_IEEE5000_CLKCTRL, CM_PER_L3_CLKCTRL, * CM_PER_L3_INSTR_CLKCTRL, CM_PER_L4FW_CLKCTRL, CM_PER_L4HS_CLKCTRL, * CM_PER_L4LS_CLKCTRL, CM_PER_LCDC_CLKCTRL, CM_PER_MAILBOX0_CLKCTRL, * CM_PER_MAILBOX1_CLKCTRL, CM_PER_MCASP0_CLKCTRL, CM_PER_MCASP1_CLKCTRL, * CM_PER_MCASP2_CLKCTRL, CM_PER_MLB_CLKCTRL, CM_PER_MMC0_CLKCTRL, * CM_PER_MMC1_CLKCTRL, CM_PER_MMC2_CLKCTRL, CM_PER_MSTR_EXPS_CLKCTRL, * CM_PER_OCMCRAM_CLKCTRL, CM_PER_OCPWP_CLKCTRL, CM_PER_PCIE_CLKCTRL, * CM_PER_PKA_CLKCTRL, CM_PER_RNG_CLKCTRL, CM_PER_SHA0_CLKCTRL, * CM_PER_SLV_EXPS_CLKCTRL, CM_PER_SPARE0_CLKCTRL, CM_PER_SPARE1_CLKCTRL, * CM_PER_SPARE_CLKCTRL, CM_PER_SPI0_CLKCTRL, CM_PER_SPI1_CLKCTRL, * CM_PER_SPI2_CLKCTRL, CM_PER_SPI3_CLKCTRL, CM_PER_SPINLOCK_CLKCTRL, * CM_PER_TIMER2_CLKCTRL, CM_PER_TIMER3_CLKCTRL, CM_PER_TIMER4_CLKCTRL, * CM_PER_TIMER5_CLKCTRL, CM_PER_TIMER6_CLKCTRL, CM_PER_TIMER7_CLKCTRL, * CM_PER_TPCC_CLKCTRL, CM_PER_TPTC0_CLKCTRL, CM_PER_TPTC1_CLKCTRL, * CM_PER_TPTC2_CLKCTRL, CM_PER_UART1_CLKCTRL, CM_PER_UART2_CLKCTRL, * CM_PER_UART3_CLKCTRL, CM_PER_UART4_CLKCTRL, CM_PER_UART5_CLKCTRL, * CM_PER_USB0_CLKCTRL, CM_WKUP_ADC_TSC_CLKCTRL, CM_WKUP_CONTROL_CLKCTRL, * CM_WKUP_DEBUGSS_CLKCTRL, CM_WKUP_GPIO0_CLKCTRL, CM_WKUP_I2C0_CLKCTRL, * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_SMARTREFLEX0_CLKCTRL, * CM_WKUP_SMARTREFLEX1_CLKCTRL, CM_WKUP_TIMER0_CLKCTRL, * CM_WKUP_TIMER1_CLKCTRL, CM_WKUP_UART0_CLKCTRL, CM_WKUP_WDT0_CLKCTRL, * CM_WKUP_WDT1_CLKCTRL, CM_GFX_BITBLT_CLKCTRL, CM_GFX_GFX_CLKCTRL, * CM_GFX_MMUCFG_CLKCTRL, CM_GFX_MMUDATA_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL */#define AM33XX_IDLEST_SHIFT				16#define AM33XX_IDLEST_WIDTH				2#define AM33XX_IDLEST_MASK				(0x3 << 16)/* Used by CM_MAC_CLKSEL */#define AM33XX_MII_CLK_SEL_SHIFT			2#define AM33XX_MII_CLK_SEL_WIDTH			1#define AM33XX_MII_CLK_SEL_MASK				(1 << 2)/* * Used by CM_SSC_MODFREQDIV_DPLL_CORE, CM_SSC_MODFREQDIV_DPLL_DDR, * CM_SSC_MODFREQDIV_DPLL_DISP, CM_SSC_MODFREQDIV_DPLL_MPU, * CM_SSC_MODFREQDIV_DPLL_PER */#define AM33XX_MODFREQDIV_EXPONENT_SHIFT		8#define AM33XX_MODFREQDIV_EXPONENT_WIDTH		3#define AM33XX_MODFREQDIV_EXPONENT_MASK			(0x7 << 8)/* * Used by CM_SSC_MODFREQDIV_DPLL_CORE, CM_SSC_MODFREQDIV_DPLL_DDR, * CM_SSC_MODFREQDIV_DPLL_DISP, CM_SSC_MODFREQDIV_DPLL_MPU, * CM_SSC_MODFREQDIV_DPLL_PER */#define AM33XX_MODFREQDIV_MANTISSA_SHIFT		0#define AM33XX_MODFREQDIV_MANTISSA_WIDTH		7#define AM33XX_MODFREQDIV_MANTISSA_MASK			(0x7f << 0)/* * Used by CM_MPU_MPU_CLKCTRL, CM_RTC_RTC_CLKCTRL, CM_PER_AES0_CLKCTRL, * CM_PER_AES1_CLKCTRL, CM_PER_CLKDIV32K_CLKCTRL, CM_PER_CPGMAC0_CLKCTRL, * CM_PER_DCAN0_CLKCTRL, CM_PER_DCAN1_CLKCTRL, CM_PER_DES_CLKCTRL, * CM_PER_ELM_CLKCTRL, CM_PER_EMIF_CLKCTRL, CM_PER_EMIF_FW_CLKCTRL, * CM_PER_EPWMSS0_CLKCTRL, CM_PER_EPWMSS1_CLKCTRL, CM_PER_EPWMSS2_CLKCTRL, * CM_PER_GPIO1_CLKCTRL, CM_PER_GPIO2_CLKCTRL, CM_PER_GPIO3_CLKCTRL, * CM_PER_GPIO4_CLKCTRL, CM_PER_GPIO5_CLKCTRL, CM_PER_GPIO6_CLKCTRL, * CM_PER_GPMC_CLKCTRL, CM_PER_I2C1_CLKCTRL, CM_PER_I2C2_CLKCTRL, * CM_PER_PRUSS_CLKCTRL, CM_PER_IEEE5000_CLKCTRL, CM_PER_L3_CLKCTRL, * CM_PER_L3_INSTR_CLKCTRL, CM_PER_L4FW_CLKCTRL, CM_PER_L4HS_CLKCTRL,
 |