| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781 | /* * OMAP3 clock data * * Copyright (C) 2007-2012 Texas Instruments, Inc. * Copyright (C) 2007-2011 Nokia Corporation * * Written by Paul Walmsley * Updated to COMMON clk data format by Rajendra Nayak <rnayak@ti.com> * With many device clock fixes by Kevin Hilman and Jouni Högander * DPLL bypass clock support added by Roman Tereshonkov * *//* * Virtual clocks are introduced as convenient tools. * They are sources for other clocks and not supposed * to be requested from drivers directly. */#include <linux/kernel.h>#include <linux/clk.h>#include <linux/clk-private.h>#include <linux/list.h>#include <linux/io.h>#include "soc.h"#include "iomap.h"#include "clock.h"#include "clock3xxx.h"#include "clock34xx.h"#include "clock36xx.h"#include "clock3517.h"#include "cm3xxx.h"#include "cm-regbits-34xx.h"#include "prm3xxx.h"#include "prm-regbits-34xx.h"#include "control.h"/* * clocks */#define OMAP_CM_REGADDR		OMAP34XX_CM_REGADDR/* Maximum DPLL multiplier, divider values for OMAP3 */#define OMAP3_MAX_DPLL_MULT		2047#define OMAP3630_MAX_JTYPE_DPLL_MULT	4095#define OMAP3_MAX_DPLL_DIV		128DEFINE_CLK_FIXED_RATE(dummy_apb_pclk, CLK_IS_ROOT, 0x0, 0x0);DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);DEFINE_CLK_FIXED_RATE(omap_32k_fck, CLK_IS_ROOT, 32768, 0x0);DEFINE_CLK_FIXED_RATE(pclk_ck, CLK_IS_ROOT, 27000000, 0x0);DEFINE_CLK_FIXED_RATE(rmii_ck, CLK_IS_ROOT, 50000000, 0x0);DEFINE_CLK_FIXED_RATE(secure_32k_fck, CLK_IS_ROOT, 32768, 0x0);DEFINE_CLK_FIXED_RATE(sys_altclk, CLK_IS_ROOT, 0x0, 0x0);DEFINE_CLK_FIXED_RATE(virt_12m_ck, CLK_IS_ROOT, 12000000, 0x0);DEFINE_CLK_FIXED_RATE(virt_13m_ck, CLK_IS_ROOT, 13000000, 0x0);DEFINE_CLK_FIXED_RATE(virt_16_8m_ck, CLK_IS_ROOT, 16800000, 0x0);DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);DEFINE_CLK_FIXED_RATE(virt_38_4m_ck, CLK_IS_ROOT, 38400000, 0x0);static const char *osc_sys_ck_parent_names[] = {	"virt_12m_ck", "virt_13m_ck", "virt_19200000_ck", "virt_26000000_ck",	"virt_38_4m_ck", "virt_16_8m_ck",};DEFINE_CLK_MUX(osc_sys_ck, osc_sys_ck_parent_names, NULL, 0x0,	       OMAP3430_PRM_CLKSEL, OMAP3430_SYS_CLKIN_SEL_SHIFT,	       OMAP3430_SYS_CLKIN_SEL_WIDTH, 0x0, NULL);DEFINE_CLK_DIVIDER(sys_ck, "osc_sys_ck", &osc_sys_ck, 0x0,		   OMAP3430_PRM_CLKSRC_CTRL, OMAP_SYSCLKDIV_SHIFT,		   OMAP_SYSCLKDIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);static struct dpll_data dpll3_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.mult_mask	= OMAP3430_CORE_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_CORE_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_CORE_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP3430_EN_CORE_DPLL_MASK,	.auto_recal_bit	= OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_CORE_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),	.autoidle_mask	= OMAP3430_AUTO_CORE_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),	.idlest_mask	= OMAP3430_ST_CORE_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll3_ck;static const char *dpll3_ck_parent_names[] = {	"sys_ck",};static const struct clk_ops dpll3_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap3_dpll_recalc,	.round_rate	= &omap2_dpll_round_rate,};static struct clk_hw_omap dpll3_ck_hw = {	.hw = {		.clk = &dpll3_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll3_dd,	.clkdm_name	= "dpll3_clkdm",};DEFINE_STRUCT_CLK(dpll3_ck, dpll3_ck_parent_names, dpll3_ck_ops);DEFINE_CLK_DIVIDER(dpll3_m2_ck, "dpll3_ck", &dpll3_ck, 0x0,		   OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),		   OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT,		   OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk core_ck;static const char *core_ck_parent_names[] = {	"dpll3_m2_ck",};static const struct clk_ops core_ck_ops = {};DEFINE_STRUCT_CLK_HW_OMAP(core_ck, NULL);DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);DEFINE_CLK_DIVIDER(l3_ick, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_L3_SHIFT, OMAP3430_CLKSEL_L3_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(l4_ick, "l3_ick", &l3_ick, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_L4_SHIFT, OMAP3430_CLKSEL_L4_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk security_l4_ick2;static const char *security_l4_ick2_parent_names[] = {	"l4_ick",};DEFINE_STRUCT_CLK_HW_OMAP(security_l4_ick2, NULL);DEFINE_STRUCT_CLK(security_l4_ick2, security_l4_ick2_parent_names, core_ck_ops);static struct clk aes1_ick;static const char *aes1_ick_parent_names[] = {	"security_l4_ick2",};static const struct clk_ops aes1_ick_ops = {	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,};static struct clk_hw_omap aes1_ick_hw = {	.hw = {		.clk = &aes1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP3430_EN_AES1_SHIFT,};DEFINE_STRUCT_CLK(aes1_ick, aes1_ick_parent_names, aes1_ick_ops);static struct clk core_l4_ick;static const struct clk_ops core_l4_ick_ops = {	.init		= &omap2_init_clk_clkdm,};DEFINE_STRUCT_CLK_HW_OMAP(core_l4_ick, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);static struct clk aes2_ick;static const char *aes2_ick_parent_names[] = {	"core_l4_ick",};static const struct clk_ops aes2_ick_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,};static struct clk_hw_omap aes2_ick_hw = {	.hw = {		.clk = &aes2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_AES2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(aes2_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk dpll1_fck;static struct dpll_data dpll1_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),	.mult_mask	= OMAP3430_MPU_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_MPU_DPLL_DIV_MASK,	.clk_bypass	= &dpll1_fck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_MPU_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),	.enable_mask	= OMAP3430_EN_MPU_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_MPU_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),	.autoidle_mask	= OMAP3430_AUTO_MPU_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),	.idlest_mask	= OMAP3430_ST_MPU_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll1_ck;static const struct clk_ops dpll1_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap3_noncore_dpll_enable,	.disable	= &omap3_noncore_dpll_disable,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap3_dpll_recalc,	.set_rate	= &omap3_noncore_dpll_set_rate,	.round_rate	= &omap2_dpll_round_rate,};static struct clk_hw_omap dpll1_ck_hw = {	.hw = {		.clk = &dpll1_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll1_dd,	.clkdm_name	= "dpll1_clkdm",};DEFINE_STRUCT_CLK(dpll1_ck, dpll3_ck_parent_names, dpll1_ck_ops);DEFINE_CLK_FIXED_FACTOR(dpll1_x2_ck, "dpll1_ck", &dpll1_ck, 0x0, 2, 1);DEFINE_CLK_DIVIDER(dpll1_x2m2_ck, "dpll1_x2_ck", &dpll1_x2_ck, 0x0,		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),		   OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT,		   OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk mpu_ck;static const char *mpu_ck_parent_names[] = {	"dpll1_x2m2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(mpu_ck, "mpu_clkdm");DEFINE_STRUCT_CLK(mpu_ck, mpu_ck_parent_names, core_l4_ick_ops);DEFINE_CLK_DIVIDER(arm_fck, "mpu_ck", &mpu_ck, 0x0,		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),		   OMAP3430_ST_MPU_CLK_SHIFT, OMAP3430_ST_MPU_CLK_WIDTH,		   0x0, NULL);static struct clk cam_ick;static struct clk_hw_omap cam_ick_hw = {	.hw = {		.clk = &cam_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_CAM_SHIFT,	.clkdm_name	= "cam_clkdm",};DEFINE_STRUCT_CLK(cam_ick, security_l4_ick2_parent_names, aes2_ick_ops);/* DPLL4 *//* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk *//* Type: DPLL */static struct dpll_data dpll4_dd;static struct dpll_data dpll4_dd_34xx __initdata = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),	.mult_mask	= OMAP3430_PERIPH_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_PERIPH_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_PERIPH_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP3430_EN_PERIPH_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_PERIPH_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),	.autoidle_mask	= OMAP3430_AUTO_PERIPH_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),	.idlest_mask	= OMAP3430_ST_PERIPH_CLK_MASK,	.max_multiplier = OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct dpll_data dpll4_dd_3630 __initdata = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),	.mult_mask	= OMAP3630_PERIPH_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_PERIPH_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP3430_EN_PERIPH_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_PERIPH_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),	.autoidle_mask	= OMAP3430_AUTO_PERIPH_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),	.idlest_mask	= OMAP3430_ST_PERIPH_CLK_MASK,	.dco_mask	= OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,	.sddiv_mask	= OMAP3630_PERIPH_DPLL_SD_DIV_MASK,	.max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,	.flags		= DPLL_J_TYPE};static struct clk dpll4_ck;static const struct clk_ops dpll4_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap3_noncore_dpll_enable,	.disable	= &omap3_noncore_dpll_disable,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap3_dpll_recalc,	.set_rate	= &omap3_dpll4_set_rate,	.round_rate	= &omap2_dpll_round_rate,};static struct clk_hw_omap dpll4_ck_hw = {	.hw = {		.clk = &dpll4_ck,	},	.dpll_data	= &dpll4_dd,	.ops		= &clkhwops_omap3_dpll,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_ck, dpll3_ck_parent_names, dpll4_ck_ops);DEFINE_CLK_DIVIDER(dpll4_m5_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_CAM_SHIFT, OMAP3630_CLKSEL_CAM_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m5x2_ck;static const char *dpll4_m5x2_ck_parent_names[] = {	"dpll4_m5_ck",};static const struct clk_ops dpll4_m5x2_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap3_clkoutx2_recalc,};static const struct clk_ops dpll4_m5x2_ck_3630_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap36xx_pwrdn_clk_enable_with_hsdiv_restore,	.disable	= &omap2_dflt_clk_disable,	.recalc_rate	= &omap3_clkoutx2_recalc,};static struct clk_hw_omap dpll4_m5x2_ck_hw = {	.hw = {		.clk = &dpll4_m5x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_CAM_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m5x2_ck, dpll4_m5x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m5x2_ck_3630 = {	.name		= "dpll4_m5x2_ck",	.hw		= &dpll4_m5x2_ck_hw.hw,	.parent_names	= dpll4_m5x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m5x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};static struct clk cam_mclk;static const char *cam_mclk_parent_names[] = {	"dpll4_m5x2_ck",};static struct clk_hw_omap cam_mclk_hw = {	.hw = {		.clk = &cam_mclk,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_CAM_SHIFT,	.clkdm_name	= "cam_clkdm",};DEFINE_STRUCT_CLK(cam_mclk, cam_mclk_parent_names, aes2_ick_ops);static const struct clksel_rate clkout2_src_core_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate clkout2_src_sys_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate clkout2_src_96m_rates[] = {	{ .div = 1, .val = 2, .flags = RATE_IN_3XXX },	{ .div = 0 }};DEFINE_CLK_DIVIDER(dpll4_m2_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),		   OMAP3430_DIV_96M_SHIFT, OMAP3630_DIV_96M_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m2x2_ck;static const char *dpll4_m2x2_ck_parent_names[] = {	"dpll4_m2_ck",};static struct clk_hw_omap dpll4_m2x2_ck_hw = {	.hw = {		.clk = &dpll4_m2x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_96M_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m2x2_ck, dpll4_m2x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m2x2_ck_3630 = {	.name		= "dpll4_m2x2_ck",	.hw		= &dpll4_m2x2_ck_hw.hw,	.parent_names	= dpll4_m2x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m2x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};static struct clk omap_96m_alwon_fck;static const char *omap_96m_alwon_fck_parent_names[] = {	"dpll4_m2x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(omap_96m_alwon_fck, NULL);DEFINE_STRUCT_CLK(omap_96m_alwon_fck, omap_96m_alwon_fck_parent_names,		  core_ck_ops);static struct clk cm_96m_fck;static const char *cm_96m_fck_parent_names[] = {	"omap_96m_alwon_fck",};DEFINE_STRUCT_CLK_HW_OMAP(cm_96m_fck, NULL);DEFINE_STRUCT_CLK(cm_96m_fck, cm_96m_fck_parent_names, core_ck_ops);static const struct clksel_rate clkout2_src_54m_rates[] = {	{ .div = 1, .val = 3, .flags = RATE_IN_3XXX },	{ .div = 0 }};DEFINE_CLK_DIVIDER(dpll4_m3_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_TV_SHIFT, OMAP3630_CLKSEL_TV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m3x2_ck;static const char *dpll4_m3x2_ck_parent_names[] = {	"dpll4_m3_ck",};static struct clk_hw_omap dpll4_m3x2_ck_hw = {	.hw = {		.clk = &dpll4_m3x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_TV_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m3x2_ck, dpll4_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m3x2_ck_3630 = {	.name		= "dpll4_m3x2_ck",	.hw		= &dpll4_m3x2_ck_hw.hw,	.parent_names	= dpll4_m3x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m3x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};static const char *omap_54m_fck_parent_names[] = {	"dpll4_m3x2_ck", "sys_altclk",};DEFINE_CLK_MUX(omap_54m_fck, omap_54m_fck_parent_names, NULL, 0x0,	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP3430_SOURCE_54M_SHIFT,	       OMAP3430_SOURCE_54M_WIDTH, 0x0, NULL);static const struct clksel clkout2_src_clksel[] = {	{ .parent = &core_ck, .rates = clkout2_src_core_rates },	{ .parent = &sys_ck, .rates = clkout2_src_sys_rates },	{ .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },	{ .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },	{ .parent = NULL },};static const char *clkout2_src_ck_parent_names[] = {	"core_ck", "sys_ck", "cm_96m_fck", "omap_54m_fck",};static const struct clk_ops clkout2_src_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};DEFINE_CLK_OMAP_MUX_GATE(clkout2_src_ck, "core_clkdm",			 clkout2_src_clksel, OMAP3430_CM_CLKOUT_CTRL,			 OMAP3430_CLKOUT2SOURCE_MASK,			 OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_EN_SHIFT,			 NULL, clkout2_src_ck_parent_names, clkout2_src_ck_ops);static const struct clksel_rate omap_48m_cm96m_rates[] = {	{ .div = 2, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate omap_48m_alt_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel omap_48m_clksel[] = {	{ .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },	{ .parent = &sys_altclk, .rates = omap_48m_alt_rates },	{ .parent = NULL },};static const char *omap_48m_fck_parent_names[] = {	"cm_96m_fck", "sys_altclk",};static struct clk omap_48m_fck;static const struct clk_ops omap_48m_fck_ops = {	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};static struct clk_hw_omap omap_48m_fck_hw = {	.hw = {		.clk = &omap_48m_fck,	},	.clksel		= omap_48m_clksel,	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.clksel_mask	= OMAP3430_SOURCE_48M_MASK,};DEFINE_STRUCT_CLK(omap_48m_fck, omap_48m_fck_parent_names, omap_48m_fck_ops);DEFINE_CLK_FIXED_FACTOR(omap_12m_fck, "omap_48m_fck", &omap_48m_fck, 0x0, 1, 4);static struct clk core_12m_fck;static const char *core_12m_fck_parent_names[] = {	"omap_12m_fck",};DEFINE_STRUCT_CLK_HW_OMAP(core_12m_fck, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_12m_fck, core_12m_fck_parent_names, core_l4_ick_ops);static struct clk core_48m_fck;static const char *core_48m_fck_parent_names[] = {	"omap_48m_fck",};DEFINE_STRUCT_CLK_HW_OMAP(core_48m_fck, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);static const char *omap_96m_fck_parent_names[] = {	"cm_96m_fck", "sys_ck",};DEFINE_CLK_MUX(omap_96m_fck, omap_96m_fck_parent_names, NULL, 0x0,	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	       OMAP3430_SOURCE_96M_SHIFT, OMAP3430_SOURCE_96M_WIDTH, 0x0, NULL);static struct clk core_96m_fck;static const char *core_96m_fck_parent_names[] = {	"omap_96m_fck",};DEFINE_STRUCT_CLK_HW_OMAP(core_96m_fck, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_96m_fck, core_96m_fck_parent_names, core_l4_ick_ops);static struct clk core_l3_ick;static const char *core_l3_ick_parent_names[] = {	"l3_ick",};DEFINE_STRUCT_CLK_HW_OMAP(core_l3_ick, "core_l3_clkdm");DEFINE_STRUCT_CLK(core_l3_ick, core_l3_ick_parent_names, core_l4_ick_ops);DEFINE_CLK_FIXED_FACTOR(dpll3_m2x2_ck, "dpll3_m2_ck", &dpll3_m2_ck, 0x0, 2, 1);static struct clk corex2_fck;static const char *corex2_fck_parent_names[] = {	"dpll3_m2x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(corex2_fck, NULL);DEFINE_STRUCT_CLK(corex2_fck, corex2_fck_parent_names, core_ck_ops);static struct clk cpefuse_fck;static struct clk_hw_omap cpefuse_fck_hw = {	.hw = {		.clk = &cpefuse_fck,	},	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),	.enable_bit	= OMAP3430ES2_EN_CPEFUSE_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(cpefuse_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk csi2_96m_fck;static const char *csi2_96m_fck_parent_names[] = {	"core_96m_fck",};static struct clk_hw_omap csi2_96m_fck_hw = {	.hw = {		.clk = &csi2_96m_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_CSI2_SHIFT,	.clkdm_name	= "cam_clkdm",};DEFINE_STRUCT_CLK(csi2_96m_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk d2d_26m_fck;static struct clk_hw_omap d2d_26m_fck_hw = {	.hw = {		.clk = &d2d_26m_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430ES1_EN_D2D_SHIFT,	.clkdm_name	= "d2d_clkdm",};DEFINE_STRUCT_CLK(d2d_26m_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk des1_ick;static struct clk_hw_omap des1_ick_hw = {	.hw = {		.clk = &des1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP3430_EN_DES1_SHIFT,};DEFINE_STRUCT_CLK(des1_ick, aes1_ick_parent_names, aes1_ick_ops);static struct clk des2_ick;static struct clk_hw_omap des2_ick_hw = {	.hw = {		.clk = &des2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_DES2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(des2_ick, aes2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_DIVIDER(dpll1_fck, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),		   OMAP3430_MPU_CLK_SRC_SHIFT, OMAP3430_MPU_CLK_SRC_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll2_fck;static struct dpll_data dpll2_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),	.mult_mask	= OMAP3430_IVA2_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_IVA2_DPLL_DIV_MASK,	.clk_bypass	= &dpll2_fck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_IVA2_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),	.enable_mask	= OMAP3430_EN_IVA2_DPLL_MASK,	.modes		= ((1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |			   (1 << DPLL_LOW_POWER_BYPASS)),	.auto_recal_bit	= OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),	.autoidle_mask	= OMAP3430_AUTO_IVA2_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),	.idlest_mask	= OMAP3430_ST_IVA2_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll2_ck;static struct clk_hw_omap dpll2_ck_hw = {	.hw = {		.clk = &dpll2_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll2_dd,	.clkdm_name	= "dpll2_clkdm",};DEFINE_STRUCT_CLK(dpll2_ck, dpll3_ck_parent_names, dpll1_ck_ops);DEFINE_CLK_DIVIDER(dpll2_fck, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),		   OMAP3430_IVA2_CLK_SRC_SHIFT, OMAP3430_IVA2_CLK_SRC_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(dpll2_m2_ck, "dpll2_ck", &dpll2_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),		   OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT,		   OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(dpll3_m3_ck, "dpll3_ck", &dpll3_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_DIV_DPLL3_SHIFT, OMAP3430_DIV_DPLL3_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll3_m3x2_ck;static const char *dpll3_m3x2_ck_parent_names[] = {	"dpll3_m3_ck",};static struct clk_hw_omap dpll3_m3x2_ck_hw = {	.hw = {		.clk = &dpll3_m3x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_EMU_CORE_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll3_clkdm",};DEFINE_STRUCT_CLK(dpll3_m3x2_ck, dpll3_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll3_m3x2_ck_3630 = {	.name		= "dpll3_m3x2_ck",	.hw		= &dpll3_m3x2_ck_hw.hw,	.parent_names	= dpll3_m3x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll3_m3x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};DEFINE_CLK_FIXED_FACTOR(dpll3_x2_ck, "dpll3_ck", &dpll3_ck, 0x0, 2, 1);DEFINE_CLK_DIVIDER(dpll4_m4_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_DSS1_SHIFT, OMAP3630_CLKSEL_DSS1_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m4x2_ck;static const char *dpll4_m4x2_ck_parent_names[] = {	"dpll4_m4_ck",};static struct clk_hw_omap dpll4_m4x2_ck_hw = {	.hw = {		.clk = &dpll4_m4x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_DSS1_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m4x2_ck, dpll4_m4x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m4x2_ck_3630 = {	.name		= "dpll4_m4x2_ck",	.hw		= &dpll4_m4x2_ck_hw.hw,	.parent_names	= dpll4_m4x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m4x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};DEFINE_CLK_DIVIDER(dpll4_m6_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_DIV_DPLL4_SHIFT, OMAP3630_DIV_DPLL4_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m6x2_ck;static const char *dpll4_m6x2_ck_parent_names[] = {	"dpll4_m6_ck",};static struct clk_hw_omap dpll4_m6x2_ck_hw = {	.hw = {		.clk = &dpll4_m6x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_EMU_PERIPH_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m6x2_ck, dpll4_m6x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m6x2_ck_3630 = {	.name		= "dpll4_m6x2_ck",	.hw		= &dpll4_m6x2_ck_hw.hw,	.parent_names	= dpll4_m6x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m6x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};DEFINE_CLK_FIXED_FACTOR(dpll4_x2_ck, "dpll4_ck", &dpll4_ck, 0x0, 2, 1);static struct dpll_data dpll5_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),	.mult_mask	= OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,	.div1_mask	= OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),	.enable_mask	= OMAP3430ES2_EN_PERIPH2_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),	.autoidle_mask	= OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),	.idlest_mask	= OMAP3430ES2_ST_PERIPH2_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll5_ck;static struct clk_hw_omap dpll5_ck_hw = {	.hw = {		.clk = &dpll5_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll5_dd,	.clkdm_name	= "dpll5_clkdm",};DEFINE_STRUCT_CLK(dpll5_ck, dpll3_ck_parent_names, dpll1_ck_ops);DEFINE_CLK_DIVIDER(dpll5_m2_ck, "dpll5_ck", &dpll5_ck, 0x0,		   OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),		   OMAP3430ES2_DIV_120M_SHIFT, OMAP3430ES2_DIV_120M_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dss1_alwon_fck_3430es1;static const char *dss1_alwon_fck_3430es1_parent_names[] = {	"dpll4_m4x2_ck",};static struct clk_hw_omap dss1_alwon_fck_3430es1_hw = {	.hw = {		.clk = &dss1_alwon_fck_3430es1,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_DSS1_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es1, dss1_alwon_fck_3430es1_parent_names,		  aes2_ick_ops);static struct clk dss1_alwon_fck_3430es2;static struct clk_hw_omap dss1_alwon_fck_3430es2_hw = {	.hw = {		.clk = &dss1_alwon_fck_3430es2,	},	.ops		= &clkhwops_omap3430es2_dss_usbhost_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_DSS1_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es2, dss1_alwon_fck_3430es1_parent_names,		  aes2_ick_ops);static struct clk dss2_alwon_fck;static struct clk_hw_omap dss2_alwon_fck_hw = {	.hw = {		.clk = &dss2_alwon_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_DSS2_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss2_alwon_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk dss_96m_fck;static struct clk_hw_omap dss_96m_fck_hw = {	.hw = {		.clk = &dss_96m_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_TV_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_96m_fck, core_96m_fck_parent_names, aes2_ick_ops);static struct clk dss_ick_3430es1;static struct clk_hw_omap dss_ick_3430es1_hw = {	.hw = {		.clk = &dss_ick_3430es1,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_ick_3430es1, security_l4_ick2_parent_names, aes2_ick_ops);static struct clk dss_ick_3430es2;static struct clk_hw_omap dss_ick_3430es2_hw = {	.hw = {		.clk = &dss_ick_3430es2,	},	.ops		= &clkhwops_omap3430es2_iclk_dss_usbhost_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_ick_3430es2, security_l4_ick2_parent_names, aes2_ick_ops);static struct clk dss_tv_fck;static const char *dss_tv_fck_parent_names[] = {	"omap_54m_fck",};static struct clk_hw_omap dss_tv_fck_hw = {	.hw = {		.clk = &dss_tv_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_TV_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_tv_fck, dss_tv_fck_parent_names, aes2_ick_ops);static struct clk emac_fck;static const char *emac_fck_parent_names[] = {	"rmii_ck",};static struct clk_hw_omap emac_fck_hw = {	.hw = {		.clk = &emac_fck,	},	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_CPGMAC_FCLK_SHIFT,};DEFINE_STRUCT_CLK(emac_fck, emac_fck_parent_names, aes1_ick_ops);static struct clk ipss_ick;static const char *ipss_ick_parent_names[] = {	"core_l3_ick",};static struct clk_hw_omap ipss_ick_hw = {	.hw = {		.clk = &ipss_ick,	},	.ops		= &clkhwops_am35xx_ipss_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= AM35XX_EN_IPSS_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(ipss_ick, ipss_ick_parent_names, aes2_ick_ops);static struct clk emac_ick;static const char *emac_ick_parent_names[] = {	"ipss_ick",};static struct clk_hw_omap emac_ick_hw = {	.hw = {		.clk = &emac_ick,	},	.ops		= &clkhwops_am35xx_ipss_module_wait,	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_CPGMAC_VBUSP_CLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(emac_ick, emac_ick_parent_names, aes2_ick_ops);static struct clk emu_core_alwon_ck;static const char *emu_core_alwon_ck_parent_names[] = {	"dpll3_m3x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(emu_core_alwon_ck, "dpll3_clkdm");DEFINE_STRUCT_CLK(emu_core_alwon_ck, emu_core_alwon_ck_parent_names,		  core_l4_ick_ops);static struct clk emu_mpu_alwon_ck;static const char *emu_mpu_alwon_ck_parent_names[] = {	"mpu_ck",};DEFINE_STRUCT_CLK_HW_OMAP(emu_mpu_alwon_ck, NULL);DEFINE_STRUCT_CLK(emu_mpu_alwon_ck, emu_mpu_alwon_ck_parent_names, core_ck_ops);static struct clk emu_per_alwon_ck;static const char *emu_per_alwon_ck_parent_names[] = {	"dpll4_m6x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(emu_per_alwon_ck, "dpll4_clkdm");DEFINE_STRUCT_CLK(emu_per_alwon_ck, emu_per_alwon_ck_parent_names,		  core_l4_ick_ops);static const char *emu_src_ck_parent_names[] = {	"sys_ck", "emu_core_alwon_ck", "emu_per_alwon_ck", "emu_mpu_alwon_ck",};static const struct clksel_rate emu_src_sys_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel_rate emu_src_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel_rate emu_src_per_rates[] = {	{ .div = 1, .val = 2, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel_rate emu_src_mpu_rates[] = {	{ .div = 1, .val = 3, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel emu_src_clksel[] = {	{ .parent = &sys_ck,		.rates = emu_src_sys_rates },	{ .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },	{ .parent = &emu_per_alwon_ck,	.rates = emu_src_per_rates },	{ .parent = &emu_mpu_alwon_ck,	.rates = emu_src_mpu_rates },	{ .parent = NULL },};static const struct clk_ops emu_src_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,	.enable		= &omap2_clkops_enable_clkdm,	.disable	= &omap2_clkops_disable_clkdm,};static struct clk emu_src_ck;static struct clk_hw_omap emu_src_ck_hw = {	.hw = {		.clk = &emu_src_ck,	},	.clksel		= emu_src_clksel,	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),	.clksel_mask	= OMAP3430_MUX_CTRL_MASK,	.clkdm_name	= "emu_clkdm",};DEFINE_STRUCT_CLK(emu_src_ck, emu_src_ck_parent_names, emu_src_ck_ops);DEFINE_CLK_DIVIDER(atclk_fck, "emu_src_ck", &emu_src_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_CLKSEL_ATCLK_SHIFT, OMAP3430_CLKSEL_ATCLK_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk fac_ick;static struct clk_hw_omap fac_ick_hw = {	.hw = {		.clk = &fac_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430ES1_EN_FAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fac_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk fshostusb_fck;static const char *fshostusb_fck_parent_names[] = {	"core_48m_fck",};static struct clk_hw_omap fshostusb_fck_hw = {	.hw = {		.clk = &fshostusb_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430ES1_EN_FSHOSTUSB_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fshostusb_fck, fshostusb_fck_parent_names, aes2_ick_ops);static struct clk gfx_l3_ck;static struct clk_hw_omap gfx_l3_ck_hw = {	.hw = {		.clk = &gfx_l3_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),	.enable_bit	= OMAP_EN_GFX_SHIFT,	.clkdm_name	= "gfx_3430es1_clkdm",};DEFINE_STRUCT_CLK(gfx_l3_ck, core_l3_ick_parent_names, aes1_ick_ops);DEFINE_CLK_DIVIDER(gfx_l3_fck, "l3_ick", &l3_ick, 0x0,		   OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),		   OMAP_CLKSEL_GFX_SHIFT, OMAP_CLKSEL_GFX_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk gfx_cg1_ck;static const char *gfx_cg1_ck_parent_names[] = {	"gfx_l3_fck",};static struct clk_hw_omap gfx_cg1_ck_hw = {	.hw = {		.clk = &gfx_cg1_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430ES1_EN_2D_SHIFT,	.clkdm_name	= "gfx_3430es1_clkdm",};DEFINE_STRUCT_CLK(gfx_cg1_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);static struct clk gfx_cg2_ck;static struct clk_hw_omap gfx_cg2_ck_hw = {	.hw = {		.clk = &gfx_cg2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430ES1_EN_3D_SHIFT,	.clkdm_name	= "gfx_3430es1_clkdm",};DEFINE_STRUCT_CLK(gfx_cg2_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);static struct clk gfx_l3_ick;static const char *gfx_l3_ick_parent_names[] = {	"gfx_l3_ck",};DEFINE_STRUCT_CLK_HW_OMAP(gfx_l3_ick, "gfx_3430es1_clkdm");DEFINE_STRUCT_CLK(gfx_l3_ick, gfx_l3_ick_parent_names, core_l4_ick_ops);static struct clk wkup_32k_fck;static const char *wkup_32k_fck_parent_names[] = {	"omap_32k_fck",};DEFINE_STRUCT_CLK_HW_OMAP(wkup_32k_fck, "wkup_clkdm");DEFINE_STRUCT_CLK(wkup_32k_fck, wkup_32k_fck_parent_names, core_l4_ick_ops);static struct clk gpio1_dbck;static const char *gpio1_dbck_parent_names[] = {	"wkup_32k_fck",};static struct clk_hw_omap gpio1_dbck_hw = {	.hw = {		.clk = &gpio1_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpio1_dbck, gpio1_dbck_parent_names, aes2_ick_ops);static struct clk wkup_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(wkup_l4_ick, "wkup_clkdm");DEFINE_STRUCT_CLK(wkup_l4_ick, dpll3_ck_parent_names, core_l4_ick_ops);static struct clk gpio1_ick;static const char *gpio1_ick_parent_names[] = {	"wkup_l4_ick",};static struct clk_hw_omap gpio1_ick_hw = {	.hw = {		.clk = &gpio1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpio1_ick, gpio1_ick_parent_names, aes2_ick_ops);static struct clk per_32k_alwon_fck;DEFINE_STRUCT_CLK_HW_OMAP(per_32k_alwon_fck, "per_clkdm");DEFINE_STRUCT_CLK(per_32k_alwon_fck, wkup_32k_fck_parent_names,		  core_l4_ick_ops);static struct clk gpio2_dbck;static const char *gpio2_dbck_parent_names[] = {	"per_32k_alwon_fck",};static struct clk_hw_omap gpio2_dbck_hw = {	.hw = {		.clk = &gpio2_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio2_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk per_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(per_l4_ick, "per_clkdm");DEFINE_STRUCT_CLK(per_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);static struct clk gpio2_ick;static const char *gpio2_ick_parent_names[] = {	"per_l4_ick",};static struct clk_hw_omap gpio2_ick_hw = {	.hw = {		.clk = &gpio2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio2_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio3_dbck;static struct clk_hw_omap gpio3_dbck_hw = {	.hw = {		.clk = &gpio3_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio3_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio3_ick;static struct clk_hw_omap gpio3_ick_hw = {	.hw = {		.clk = &gpio3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio3_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio4_dbck;static struct clk_hw_omap gpio4_dbck_hw = {	.hw = {		.clk = &gpio4_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio4_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio4_ick;static struct clk_hw_omap gpio4_ick_hw = {	.hw = {		.clk = &gpio4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio4_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio5_dbck;static struct clk_hw_omap gpio5_dbck_hw = {	.hw = {		.clk = &gpio5_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio5_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio5_ick;static struct clk_hw_omap gpio5_ick_hw = {	.hw = {		.clk = &gpio5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio5_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio6_dbck;static struct clk_hw_omap gpio6_dbck_hw = {	.hw = {		.clk = &gpio6_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio6_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio6_ick;static struct clk_hw_omap gpio6_ick_hw = {	.hw = {		.clk = &gpio6_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio6_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpmc_fck;static struct clk_hw_omap gpmc_fck_hw = {	.hw = {		.clk = &gpmc_fck,	},	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(gpmc_fck, ipss_ick_parent_names, core_l4_ick_ops);static const struct clksel omap343x_gpt_clksel[] = {	{ .parent = &omap_32k_fck, .rates = gpt_32k_rates },	{ .parent = &sys_ck, .rates = gpt_sys_rates },	{ .parent = NULL },};static const char *gpt10_fck_parent_names[] = {	"omap_32k_fck", "sys_ck",};DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT10_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_GPT10_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt10_ick;static struct clk_hw_omap gpt10_ick_hw = {	.hw = {		.clk = &gpt10_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_GPT10_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt10_ick, aes2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT11_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_GPT11_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt11_ick;static struct clk_hw_omap gpt11_ick_hw = {	.hw = {		.clk = &gpt11_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_GPT11_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt11_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk gpt12_fck;static const char *gpt12_fck_parent_names[] = {	"secure_32k_fck",};DEFINE_STRUCT_CLK_HW_OMAP(gpt12_fck, "wkup_clkdm");DEFINE_STRUCT_CLK(gpt12_fck, gpt12_fck_parent_names, core_l4_ick_ops);static struct clk gpt12_ick;static struct clk_hw_omap gpt12_ick_hw = {	.hw = {		.clk = &gpt12_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT12_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpt12_ick, gpio1_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT1_MASK,			 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt1_ick;static struct clk_hw_omap gpt1_ick_hw = {	.hw = {		.clk = &gpt1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpt1_ick, gpio1_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT2_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT2_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt2_ick;static struct clk_hw_omap gpt2_ick_hw = {	.hw = {		.clk = &gpt2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT2_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt2_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT3_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT3_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt3_ick;static struct clk_hw_omap gpt3_ick_hw = {	.hw = {		.clk = &gpt3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT3_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt3_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT4_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT4_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt4_ick;static struct clk_hw_omap gpt4_ick_hw = {	.hw = {		.clk = &gpt4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT4_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt4_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT5_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT5_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt5_ick;static struct clk_hw_omap gpt5_ick_hw = {	.hw = {		.clk = &gpt5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT5_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt5_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT6_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT6_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt6_ick;static struct clk_hw_omap gpt6_ick_hw = {	.hw = {		.clk = &gpt6_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT6_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt6_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT7_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT7_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt7_ick;static struct clk_hw_omap gpt7_ick_hw = {	.hw = {		.clk = &gpt7_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT7_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt7_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT8_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT8_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt8_ick;static struct clk_hw_omap gpt8_ick_hw = {	.hw = {		.clk = &gpt8_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT8_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt8_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT9_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT9_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt9_ick;static struct clk_hw_omap gpt9_ick_hw = {	.hw = {		.clk = &gpt9_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT9_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt9_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk hdq_fck;static const char *hdq_fck_parent_names[] = {	"core_12m_fck",};static struct clk_hw_omap hdq_fck_hw = {	.hw = {		.clk = &hdq_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_HDQ_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(hdq_fck, hdq_fck_parent_names, aes2_ick_ops);static struct clk hdq_ick;static struct clk_hw_omap hdq_ick_hw = {	.hw = {		.clk = &hdq_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_HDQ_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(hdq_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk hecc_ck;static struct clk_hw_omap hecc_ck_hw = {	.hw = {		.clk = &hecc_ck,	},	.ops		= &clkhwops_am35xx_ipss_module_wait,	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_HECC_VBUSP_CLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hecc_ck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk hsotgusb_fck_am35xx;static struct clk_hw_omap hsotgusb_fck_am35xx_hw = {	.hw = {		.clk = &hsotgusb_fck_am35xx,	},	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_USBOTG_FCLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_fck_am35xx, dpll3_ck_parent_names, aes2_ick_ops);static struct clk hsotgusb_ick_3430es1;static struct clk_hw_omap hsotgusb_ick_3430es1_hw = {	.hw = {		.clk = &hsotgusb_ick_3430es1,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_HSOTGUSB_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_ick_3430es1, ipss_ick_parent_names, aes2_ick_ops);static struct clk hsotgusb_ick_3430es2;static struct clk_hw_omap hsotgusb_ick_3430es2_hw = {	.hw = {		.clk = &hsotgusb_ick_3430es2,	},	.ops		= &clkhwops_omap3430es2_iclk_hsotgusb_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_HSOTGUSB_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_ick_3430es2, ipss_ick_parent_names, aes2_ick_ops);static struct clk hsotgusb_ick_am35xx;static struct clk_hw_omap hsotgusb_ick_am35xx_hw = {	.hw = {		.clk = &hsotgusb_ick_am35xx,	},	.ops		= &clkhwops_am35xx_ipss_module_wait,	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_USBOTG_VBUSP_CLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_ick_am35xx, emac_ick_parent_names, aes2_ick_ops);static struct clk i2c1_fck;static struct clk_hw_omap i2c1_fck_hw = {	.hw = {		.clk = &i2c1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_I2C1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk i2c1_ick;static struct clk_hw_omap i2c1_ick_hw = {	.hw = {		.clk = &i2c1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_I2C1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c1_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk i2c2_fck;static struct clk_hw_omap i2c2_fck_hw = {	.hw = {		.clk = &i2c2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_I2C2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk i2c2_ick;static struct clk_hw_omap i2c2_ick_hw = {	.hw = {		.clk = &i2c2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_I2C2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c2_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk i2c3_fck;static struct clk_hw_omap i2c3_fck_hw = {	.hw = {		.clk = &i2c3_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_I2C3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk i2c3_ick;static struct clk_hw_omap i2c3_ick_hw = {	.hw = {		.clk = &i2c3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_I2C3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c3_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk icr_ick;static struct clk_hw_omap icr_ick_hw = {	.hw = {		.clk = &icr_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_ICR_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(icr_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk iva2_ck;static const char *iva2_ck_parent_names[] = {	"dpll2_m2_ck",};static struct clk_hw_omap iva2_ck_hw = {	.hw = {		.clk = &iva2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,	.clkdm_name	= "iva2_clkdm",};DEFINE_STRUCT_CLK(iva2_ck, iva2_ck_parent_names, aes2_ick_ops);static struct clk mad2d_ick;static struct clk_hw_omap mad2d_ick_hw = {	.hw = {		.clk = &mad2d_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),	.enable_bit	= OMAP3430_EN_MAD2D_SHIFT,	.clkdm_name	= "d2d_clkdm",};DEFINE_STRUCT_CLK(mad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);static struct clk mailboxes_ick;static struct clk_hw_omap mailboxes_ick_hw = {	.hw = {		.clk = &mailboxes_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MAILBOXES_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mailboxes_ick, aes2_ick_parent_names, aes2_ick_ops);static const struct clksel_rate common_mcbsp_96m_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel mcbsp_15_clksel[] = {	{ .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },	{ .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },	{ .parent = NULL },};static const char *mcbsp1_fck_parent_names[] = {	"core_96m_fck", "mcbsp_clks",};DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_15_clksel,			 OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),			 OMAP2_MCBSP1_CLKS_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_MCBSP1_SHIFT, &clkhwops_wait,			 mcbsp1_fck_parent_names, clkout2_src_ck_ops);static struct clk mcbsp1_ick;static struct clk_hw_omap mcbsp1_ick_hw = {	.hw = {		.clk = &mcbsp1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MCBSP1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcbsp1_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk per_96m_fck;DEFINE_STRUCT_CLK_HW_OMAP(per_96m_fck, "per_clkdm");DEFINE_STRUCT_CLK(per_96m_fck, cm_96m_fck_parent_names, core_l4_ick_ops);static const struct clksel mcbsp_234_clksel[] = {	{ .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },	{ .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },	{ .parent = NULL },};static const char *mcbsp2_fck_parent_names[] = {	"per_96m_fck", "mcbsp_clks",};DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "per_clkdm", mcbsp_234_clksel,			 OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),			 OMAP2_MCBSP2_CLKS_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_MCBSP2_SHIFT, &clkhwops_wait,			 mcbsp2_fck_parent_names, clkout2_src_ck_ops);static struct clk mcbsp2_ick;static struct clk_hw_omap mcbsp2_ick_hw = {	.hw = {		.clk = &mcbsp2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_MCBSP2_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(mcbsp2_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "per_clkdm", mcbsp_234_clksel,			 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),			 OMAP2_MCBSP3_CLKS_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_MCBSP3_SHIFT, &clkhwops_wait,			 mcbsp2_fck_parent_names, clkout2_src_ck_ops);static struct clk mcbsp3_ick;static struct clk_hw_omap mcbsp3_ick_hw = {	.hw = {		.clk = &mcbsp3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_MCBSP3_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(mcbsp3_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "per_clkdm", mcbsp_234_clksel,			 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),			 OMAP2_MCBSP4_CLKS_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_MCBSP4_SHIFT, &clkhwops_wait,			 mcbsp2_fck_parent_names, clkout2_src_ck_ops);static struct clk mcbsp4_ick;static struct clk_hw_omap mcbsp4_ick_hw = {	.hw = {		.clk = &mcbsp4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_MCBSP4_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(mcbsp4_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_15_clksel,			 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),			 OMAP2_MCBSP5_CLKS_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_MCBSP5_SHIFT, &clkhwops_wait,			 mcbsp1_fck_parent_names, clkout2_src_ck_ops);static struct clk mcbsp5_ick;static struct clk_hw_omap mcbsp5_ick_hw = {	.hw = {		.clk = &mcbsp5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MCBSP5_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcbsp5_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk mcspi1_fck;static struct clk_hw_omap mcspi1_fck_hw = {	.hw = {		.clk = &mcspi1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi1_fck, fshostusb_fck_parent_names, aes2_ick_ops);static struct clk mcspi1_ick;static struct clk_hw_omap mcspi1_ick_hw = {	.hw = {		.clk = &mcspi1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi1_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk mcspi2_fck;static struct clk_hw_omap mcspi2_fck_hw = {	.hw = {		.clk = &mcspi2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi2_fck, fshostusb_fck_parent_names, aes2_ick_ops);static struct clk mcspi2_ick;static struct clk_hw_omap mcspi2_ick_hw = {	.hw = {		.clk = &mcspi2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi2_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk mcspi3_fck;static struct clk_hw_omap mcspi3_fck_hw = {	.hw = {		.clk = &mcspi3_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi3_fck, fshostusb_fck_parent_names, aes2_ick_ops);static struct clk mcspi3_ick;static struct clk_hw_omap mcspi3_ick_hw = {	.hw = {		.clk = &mcspi3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi3_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk mcspi4_fck;static struct clk_hw_omap mcspi4_fck_hw = {	.hw = {		.clk = &mcspi4_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI4_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi4_fck, fshostusb_fck_parent_names, aes2_ick_ops);static struct clk mcspi4_ick;static struct clk_hw_omap mcspi4_ick_hw = {	.hw = {		.clk = &mcspi4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MCSPI4_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi4_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk mmchs1_fck;static struct clk_hw_omap mmchs1_fck_hw = {	.hw = {		.clk = &mmchs1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MMC1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk mmchs1_ick;static struct clk_hw_omap mmchs1_ick_hw = {	.hw = {		.clk = &mmchs1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MMC1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs1_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk mmchs2_fck;static struct clk_hw_omap mmchs2_fck_hw = {	.hw = {		.clk = &mmchs2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MMC2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk mmchs2_ick;static struct clk_hw_omap mmchs2_ick_hw = {	.hw = {		.clk = &mmchs2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MMC2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs2_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk mmchs3_fck;static struct clk_hw_omap mmchs3_fck_hw = {	.hw = {		.clk = &mmchs3_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430ES2_EN_MMC3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk mmchs3_ick;static struct clk_hw_omap mmchs3_ick_hw = {	.hw = {		.clk = &mmchs3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430ES2_EN_MMC3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs3_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk modem_fck;static struct clk_hw_omap modem_fck_hw = {	.hw = {		.clk = &modem_fck,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MODEM_SHIFT,	.clkdm_name	= "d2d_clkdm",};DEFINE_STRUCT_CLK(modem_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk mspro_fck;static struct clk_hw_omap mspro_fck_hw = {	.hw = {		.clk = &mspro_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_MSPRO_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mspro_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk mspro_ick;static struct clk_hw_omap mspro_ick_hw = {	.hw = {		.clk = &mspro_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_MSPRO_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mspro_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk omap_192m_alwon_fck;DEFINE_STRUCT_CLK_HW_OMAP(omap_192m_alwon_fck, NULL);DEFINE_STRUCT_CLK(omap_192m_alwon_fck, omap_96m_alwon_fck_parent_names,		  core_ck_ops);static struct clk omap_32ksync_ick;static struct clk_hw_omap omap_32ksync_ick_hw = {	.hw = {		.clk = &omap_32ksync_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_32KSYNC_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(omap_32ksync_ick, gpio1_ick_parent_names, aes2_ick_ops);static const struct clksel_rate omap_96m_alwon_fck_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_36XX },	{ .div = 2, .val = 2, .flags = RATE_IN_36XX },	{ .div = 0 }};static const struct clksel omap_96m_alwon_fck_clksel[] = {	{ .parent = &omap_192m_alwon_fck, .rates = omap_96m_alwon_fck_rates },	{ .parent = NULL }};static struct clk omap_96m_alwon_fck_3630;static const char *omap_96m_alwon_fck_3630_parent_names[] = {	"omap_192m_alwon_fck",};static const struct clk_ops omap_96m_alwon_fck_3630_ops = {	.set_rate	= &omap2_clksel_set_rate,	.recalc_rate	= &omap2_clksel_recalc,	.round_rate	= &omap2_clksel_round_rate,};static struct clk_hw_omap omap_96m_alwon_fck_3630_hw = {	.hw = {		.clk = &omap_96m_alwon_fck_3630,	},	.clksel		= omap_96m_alwon_fck_clksel,	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),	.clksel_mask	= OMAP3630_CLKSEL_96M_MASK,};static struct clk omap_96m_alwon_fck_3630 = {	.name	= "omap_96m_alwon_fck",	.hw	= &omap_96m_alwon_fck_3630_hw.hw,	.parent_names	= omap_96m_alwon_fck_3630_parent_names,	.num_parents	= ARRAY_SIZE(omap_96m_alwon_fck_3630_parent_names),	.ops	= &omap_96m_alwon_fck_3630_ops,};static struct clk omapctrl_ick;static struct clk_hw_omap omapctrl_ick_hw = {	.hw = {		.clk = &omapctrl_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_OMAPCTRL_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(omapctrl_ick, aes2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_DIVIDER(pclk_fck, "emu_src_ck", &emu_src_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_CLKSEL_PCLK_SHIFT, OMAP3430_CLKSEL_PCLK_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(pclkx2_fck, "emu_src_ck", &emu_src_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_CLKSEL_PCLKX2_SHIFT, OMAP3430_CLKSEL_PCLKX2_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk per_48m_fck;DEFINE_STRUCT_CLK_HW_OMAP(per_48m_fck, "per_clkdm");DEFINE_STRUCT_CLK(per_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);static struct clk security_l3_ick;DEFINE_STRUCT_CLK_HW_OMAP(security_l3_ick, NULL);DEFINE_STRUCT_CLK(security_l3_ick, core_l3_ick_parent_names, core_ck_ops);static struct clk pka_ick;static const char *pka_ick_parent_names[] = {	"security_l3_ick",};static struct clk_hw_omap pka_ick_hw = {	.hw = {		.clk = &pka_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP3430_EN_PKA_SHIFT,};DEFINE_STRUCT_CLK(pka_ick, pka_ick_parent_names, aes1_ick_ops);DEFINE_CLK_DIVIDER(rm_ick, "l4_ick", &l4_ick, 0x0,		   OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_RM_SHIFT, OMAP3430_CLKSEL_RM_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk rng_ick;static struct clk_hw_omap rng_ick_hw = {	.hw = {		.clk = &rng_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP3430_EN_RNG_SHIFT,};DEFINE_STRUCT_CLK(rng_ick, aes1_ick_parent_names, aes1_ick_ops);static struct clk sad2d_ick;static struct clk_hw_omap sad2d_ick_hw = {	.hw = {		.clk = &sad2d_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_SAD2D_SHIFT,	.clkdm_name	= "d2d_clkdm",};DEFINE_STRUCT_CLK(sad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);static struct clk sdrc_ick;static struct clk_hw_omap sdrc_ick_hw = {	.hw = {		.clk = &sdrc_ick,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_SDRC_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(sdrc_ick, ipss_ick_parent_names, aes2_ick_ops);static const struct clksel_rate sgx_core_rates[] = {	{ .div = 2, .val = 5, .flags = RATE_IN_36XX },	{ .div = 3, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 4, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 6, .val = 2, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate sgx_96m_rates[] = {	{ .div = 1, .val = 3, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate sgx_192m_rates[] = {	{ .div = 1, .val = 4, .flags = RATE_IN_36XX },	{ .div = 0 }};static const struct clksel_rate sgx_corex2_rates[] = {	{ .div = 3, .val = 6, .flags = RATE_IN_36XX },	{ .div = 5, .val = 7, .flags = RATE_IN_36XX },	{ .div = 0 }};static const struct clksel sgx_clksel[] = {	{ .parent = &core_ck, .rates = sgx_core_rates },	{ .parent = &cm_96m_fck, .rates = sgx_96m_rates },	{ .parent = &omap_192m_alwon_fck, .rates = sgx_192m_rates },	{ .parent = &corex2_fck, .rates = sgx_corex2_rates },	{ .parent = NULL },};static const char *sgx_fck_parent_names[] = {	"core_ck", "cm_96m_fck", "omap_192m_alwon_fck", "corex2_fck",};static struct clk sgx_fck;static const struct clk_ops sgx_fck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};DEFINE_CLK_OMAP_MUX_GATE(sgx_fck, "sgx_clkdm", sgx_clksel,			 OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),			 OMAP3430ES2_CLKSEL_SGX_MASK,			 OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),			 OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,			 &clkhwops_wait, sgx_fck_parent_names, sgx_fck_ops);static struct clk sgx_ick;static struct clk_hw_omap sgx_ick_hw = {	.hw = {		.clk = &sgx_ick,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,	.clkdm_name	= "sgx_clkdm",};DEFINE_STRUCT_CLK(sgx_ick, core_l3_ick_parent_names, aes2_ick_ops);static struct clk sha11_ick;static struct clk_hw_omap sha11_ick_hw = {	.hw = {		.clk = &sha11_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP3430_EN_SHA11_SHIFT,};DEFINE_STRUCT_CLK(sha11_ick, aes1_ick_parent_names, aes1_ick_ops);static struct clk sha12_ick;static struct clk_hw_omap sha12_ick_hw = {	.hw = {		.clk = &sha12_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_SHA12_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(sha12_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk sr1_fck;static struct clk_hw_omap sr1_fck_hw = {	.hw = {		.clk = &sr1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_SR1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(sr1_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk sr2_fck;static struct clk_hw_omap sr2_fck_hw = {	.hw = {		.clk = &sr2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_SR2_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(sr2_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk sr_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(sr_l4_ick, "core_l4_clkdm");DEFINE_STRUCT_CLK(sr_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);static struct clk ssi_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(ssi_l4_ick, "core_l4_clkdm");DEFINE_STRUCT_CLK(ssi_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);static struct clk ssi_ick_3430es1;static const char *ssi_ick_3430es1_parent_names[] = {	"ssi_l4_ick",};static struct clk_hw_omap ssi_ick_3430es1_hw = {	.hw = {		.clk = &ssi_ick_3430es1,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_SSI_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(ssi_ick_3430es1, ssi_ick_3430es1_parent_names, aes2_ick_ops);static struct clk ssi_ick_3430es2;static struct clk_hw_omap ssi_ick_3430es2_hw = {	.hw = {		.clk = &ssi_ick_3430es2,	},	.ops		= &clkhwops_omap3430es2_iclk_ssi_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_SSI_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(ssi_ick_3430es2, ssi_ick_3430es1_parent_names, aes2_ick_ops);static const struct clksel_rate ssi_ssr_corex2_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 2, .val = 2, .flags = RATE_IN_3XXX },	{ .div = 3, .val = 3, .flags = RATE_IN_3XXX },	{ .div = 4, .val = 4, .flags = RATE_IN_3XXX },	{ .div = 6, .val = 6, .flags = RATE_IN_3XXX },	{ .div = 8, .val = 8, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel ssi_ssr_clksel[] = {	{ .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },	{ .parent = NULL },};static const char *ssi_ssr_fck_3430es1_parent_names[] = {	"corex2_fck",};static const struct clk_ops ssi_ssr_fck_3430es1_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,};DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es1, "core_l4_clkdm",			 ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_SSI_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_SSI_SHIFT,			 NULL, ssi_ssr_fck_3430es1_parent_names,			 ssi_ssr_fck_3430es1_ops);DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es2, "core_l4_clkdm",			 ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_SSI_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_SSI_SHIFT,			 NULL, ssi_ssr_fck_3430es1_parent_names,			 ssi_ssr_fck_3430es1_ops);DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es1, "ssi_ssr_fck_3430es1",			&ssi_ssr_fck_3430es1, 0x0, 1, 2);DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es2, "ssi_ssr_fck_3430es2",			&ssi_ssr_fck_3430es2, 0x0, 1, 2);static struct clk sys_clkout1;static const char *sys_clkout1_parent_names[] = {	"osc_sys_ck",};static struct clk_hw_omap sys_clkout1_hw = {	.hw = {		.clk = &sys_clkout1,	},	.enable_reg	= OMAP3430_PRM_CLKOUT_CTRL,	.enable_bit	= OMAP3430_CLKOUT_EN_SHIFT,};DEFINE_STRUCT_CLK(sys_clkout1, sys_clkout1_parent_names, aes1_ick_ops);DEFINE_CLK_DIVIDER(sys_clkout2, "clkout2_src_ck", &clkout2_src_ck, 0x0,
 |