| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702 | /* * OMAP2430 clock data * * Copyright (C) 2005-2009, 2012 Texas Instruments, Inc. * Copyright (C) 2004-2011 Nokia Corporation * * Contacts: * Richard Woodruff <r-woodruff2@ti.com> * Paul Walmsley * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. */#include <linux/kernel.h>#include <linux/clk.h>#include <linux/clk-private.h>#include <linux/list.h>#include "soc.h"#include "iomap.h"#include "clock.h"#include "clock2xxx.h"#include "opp2xxx.h"#include "cm2xxx.h"#include "prm2xxx.h"#include "prm-regbits-24xx.h"#include "cm-regbits-24xx.h"#include "sdrc.h"#include "control.h"#define OMAP_CM_REGADDR			OMAP2430_CM_REGADDR/* * 2430 clock tree. * * NOTE:In many cases here we are assigning a 'default' parent. In *	many cases the parent is selectable. The set parent calls will *	also switch sources. * *	Several sources are given initial rates which may be wrong, this will *	be fixed up in the init func. * *	Things are broadly separated below by clock domains. It is *	noteworthy that most peripherals have dependencies on multiple clock *	domains. Many get their interface clocks from the L4 domain, but get *	functional clocks from fixed sources or other core domain derived *	clocks. */DEFINE_CLK_FIXED_RATE(alt_ck, CLK_IS_ROOT, 54000000, 0x0);DEFINE_CLK_FIXED_RATE(func_32k_ck, CLK_IS_ROOT, 32768, 0x0);DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);static struct clk osc_ck;static const struct clk_ops osc_ck_ops = {	.enable		= &omap2_enable_osc_ck,	.disable	= omap2_disable_osc_ck,	.recalc_rate	= &omap2_osc_clk_recalc,};static struct clk_hw_omap osc_ck_hw = {	.hw = {		.clk = &osc_ck,	},};static struct clk osc_ck = {	.name	= "osc_ck",	.ops	= &osc_ck_ops,	.hw	= &osc_ck_hw.hw,	.flags	= CLK_IS_ROOT,};DEFINE_CLK_FIXED_RATE(secure_32k_ck, CLK_IS_ROOT, 32768, 0x0);static struct clk sys_ck;static const char *sys_ck_parent_names[] = {	"osc_ck",};static const struct clk_ops sys_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.recalc_rate	= &omap2xxx_sys_clk_recalc,};DEFINE_STRUCT_CLK_HW_OMAP(sys_ck, "wkup_clkdm");DEFINE_STRUCT_CLK(sys_ck, sys_ck_parent_names, sys_ck_ops);static struct dpll_data dpll_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.mult_mask	= OMAP24XX_DPLL_MULT_MASK,	.div1_mask	= OMAP24XX_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP24XX_EN_DPLL_MASK,	.max_multiplier	= 1023,	.min_divider	= 1,	.max_divider	= 16,};static struct clk dpll_ck;static const char *dpll_ck_parent_names[] = {	"sys_ck",};static const struct clk_ops dpll_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap2_dpllcore_recalc,	.round_rate	= &omap2_dpll_round_rate,	.set_rate	= &omap2_reprogram_dpllcore,};static struct clk_hw_omap dpll_ck_hw = {	.hw = {		.clk = &dpll_ck,	},	.ops		= &clkhwops_omap2xxx_dpll,	.dpll_data	= &dpll_dd,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(dpll_ck, dpll_ck_parent_names, dpll_ck_ops);static struct clk core_ck;static const char *core_ck_parent_names[] = {	"dpll_ck",};static const struct clk_ops core_ck_ops = {	.init		= &omap2_init_clk_clkdm,};DEFINE_STRUCT_CLK_HW_OMAP(core_ck, "wkup_clkdm");DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);DEFINE_CLK_DIVIDER(core_l3_ck, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),		   OMAP24XX_CLKSEL_L3_SHIFT, OMAP24XX_CLKSEL_L3_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(l4_ck, "core_l3_ck", &core_l3_ck, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),		   OMAP24XX_CLKSEL_L4_SHIFT, OMAP24XX_CLKSEL_L4_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk aes_ick;static const char *aes_ick_parent_names[] = {	"l4_ck",};static const struct clk_ops aes_ick_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,};static struct clk_hw_omap aes_ick_hw = {	.hw = {		.clk = &aes_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),	.enable_bit	= OMAP24XX_EN_AES_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(aes_ick, aes_ick_parent_names, aes_ick_ops);static struct clk apll54_ck;static const struct clk_ops apll54_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_clk_apll54_enable,	.disable	= &omap2_clk_apll54_disable,	.recalc_rate	= &omap2_clk_apll54_recalc,};static struct clk_hw_omap apll54_ck_hw = {	.hw = {		.clk = &apll54_ck,	},	.ops		= &clkhwops_apll54,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP24XX_EN_54M_PLL_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(apll54_ck, dpll_ck_parent_names, apll54_ck_ops);static struct clk apll96_ck;static const struct clk_ops apll96_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_clk_apll96_enable,	.disable	= &omap2_clk_apll96_disable,	.recalc_rate	= &omap2_clk_apll96_recalc,};static struct clk_hw_omap apll96_ck_hw = {	.hw = {		.clk = &apll96_ck,	},	.ops		= &clkhwops_apll96,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP24XX_EN_96M_PLL_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(apll96_ck, dpll_ck_parent_names, apll96_ck_ops);static const char *func_96m_ck_parent_names[] = {	"apll96_ck", "alt_ck",};DEFINE_CLK_MUX(func_96m_ck, func_96m_ck_parent_names, NULL, 0x0,	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP2430_96M_SOURCE_SHIFT,	       OMAP2430_96M_SOURCE_WIDTH, 0x0, NULL);static struct clk cam_fck;static const char *cam_fck_parent_names[] = {	"func_96m_ck",};static struct clk_hw_omap cam_fck_hw = {	.hw = {		.clk = &cam_fck,	},	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(cam_fck, cam_fck_parent_names, aes_ick_ops);static struct clk cam_ick;static struct clk_hw_omap cam_ick_hw = {	.hw = {		.clk = &cam_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(cam_ick, aes_ick_parent_names, aes_ick_ops);static struct clk des_ick;static struct clk_hw_omap des_ick_hw = {	.hw = {		.clk = &des_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),	.enable_bit	= OMAP24XX_EN_DES_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(des_ick, aes_ick_parent_names, aes_ick_ops);static const struct clksel_rate dsp_fck_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel dsp_fck_clksel[] = {	{ .parent = &core_ck, .rates = dsp_fck_core_rates },	{ .parent = NULL },};static const char *dsp_fck_parent_names[] = {	"core_ck",};static struct clk dsp_fck;static const struct clk_ops dsp_fck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,};DEFINE_CLK_OMAP_MUX_GATE(dsp_fck, "dsp_clkdm", dsp_fck_clksel,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),			 OMAP24XX_CLKSEL_DSP_MASK,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),			 OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, &clkhwops_wait,			 dsp_fck_parent_names, dsp_fck_ops);static const struct clksel_rate dss1_fck_sys_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate dss1_fck_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },	{ .div = 5, .val = 5, .flags = RATE_IN_24XX },	{ .div = 6, .val = 6, .flags = RATE_IN_24XX },	{ .div = 8, .val = 8, .flags = RATE_IN_24XX },	{ .div = 9, .val = 9, .flags = RATE_IN_24XX },	{ .div = 12, .val = 12, .flags = RATE_IN_24XX },	{ .div = 16, .val = 16, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel dss1_fck_clksel[] = {	{ .parent = &sys_ck, .rates = dss1_fck_sys_rates },	{ .parent = &core_ck, .rates = dss1_fck_core_rates },	{ .parent = NULL },};static const char *dss1_fck_parent_names[] = {	"sys_ck", "core_ck",};static const struct clk_ops dss1_fck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};DEFINE_CLK_OMAP_MUX_GATE(dss1_fck, "dss_clkdm", dss1_fck_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),			 OMAP24XX_CLKSEL_DSS1_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_DSS1_SHIFT, NULL,			 dss1_fck_parent_names, dss1_fck_ops);static const struct clksel_rate dss2_fck_sys_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate dss2_fck_48m_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate func_48m_apll96_rates[] = {	{ .div = 2, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate func_48m_alt_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel func_48m_clksel[] = {	{ .parent = &apll96_ck, .rates = func_48m_apll96_rates },	{ .parent = &alt_ck, .rates = func_48m_alt_rates },	{ .parent = NULL },};static const char *func_48m_ck_parent_names[] = {	"apll96_ck", "alt_ck",};static struct clk func_48m_ck;static const struct clk_ops func_48m_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};static struct clk_hw_omap func_48m_ck_hw = {	.hw = {		.clk = &func_48m_ck,	},	.clksel		= func_48m_clksel,	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.clksel_mask	= OMAP24XX_48M_SOURCE_MASK,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(func_48m_ck, func_48m_ck_parent_names, func_48m_ck_ops);static const struct clksel dss2_fck_clksel[] = {	{ .parent = &sys_ck, .rates = dss2_fck_sys_rates },	{ .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },	{ .parent = NULL },};static const char *dss2_fck_parent_names[] = {	"sys_ck", "func_48m_ck",};DEFINE_CLK_OMAP_MUX_GATE(dss2_fck, "dss_clkdm", dss2_fck_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),			 OMAP24XX_CLKSEL_DSS2_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_DSS2_SHIFT, NULL,			 dss2_fck_parent_names, dss1_fck_ops);static const char *func_54m_ck_parent_names[] = {	"apll54_ck", "alt_ck",};DEFINE_CLK_MUX(func_54m_ck, func_54m_ck_parent_names, NULL, 0x0,	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	       OMAP24XX_54M_SOURCE_SHIFT, OMAP24XX_54M_SOURCE_WIDTH, 0x0, NULL);static struct clk dss_54m_fck;static const char *dss_54m_fck_parent_names[] = {	"func_54m_ck",};static struct clk_hw_omap dss_54m_fck_hw = {	.hw = {		.clk = &dss_54m_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_TV_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_54m_fck, dss_54m_fck_parent_names, aes_ick_ops);static struct clk dss_ick;static struct clk_hw_omap dss_ick_hw = {	.hw = {		.clk = &dss_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_DSS1_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_ick, aes_ick_parent_names, aes_ick_ops);static struct clk emul_ck;static struct clk_hw_omap emul_ck_hw = {	.hw = {		.clk = &emul_ck,	},	.enable_reg	= OMAP2430_PRCM_CLKEMUL_CTRL,	.enable_bit	= OMAP24XX_EMULATION_EN_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(emul_ck, dss_54m_fck_parent_names, aes_ick_ops);DEFINE_CLK_FIXED_FACTOR(func_12m_ck, "func_48m_ck", &func_48m_ck, 0x0, 1, 4);static struct clk fac_fck;static const char *fac_fck_parent_names[] = {	"func_12m_ck",};static struct clk_hw_omap fac_fck_hw = {	.hw = {		.clk = &fac_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fac_fck, fac_fck_parent_names, aes_ick_ops);static struct clk fac_ick;static struct clk_hw_omap fac_ick_hw = {	.hw = {		.clk = &fac_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fac_ick, aes_ick_parent_names, aes_ick_ops);static const struct clksel gfx_fck_clksel[] = {	{ .parent = &core_l3_ck, .rates = gfx_l3_rates },	{ .parent = NULL },};static const char *gfx_2d_fck_parent_names[] = {	"core_l3_ck",};DEFINE_CLK_OMAP_MUX_GATE(gfx_2d_fck, "gfx_clkdm", gfx_fck_clksel,			 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),			 OMAP_CLKSEL_GFX_MASK,			 OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),			 OMAP24XX_EN_2D_SHIFT, &clkhwops_wait,			 gfx_2d_fck_parent_names, dsp_fck_ops);DEFINE_CLK_OMAP_MUX_GATE(gfx_3d_fck, "gfx_clkdm", gfx_fck_clksel,			 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),			 OMAP_CLKSEL_GFX_MASK,			 OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),			 OMAP24XX_EN_3D_SHIFT, &clkhwops_wait,			 gfx_2d_fck_parent_names, dsp_fck_ops);static struct clk gfx_ick;static const char *gfx_ick_parent_names[] = {	"core_l3_ck",};static struct clk_hw_omap gfx_ick_hw = {	.hw = {		.clk = &gfx_ick,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),	.enable_bit	= OMAP_EN_GFX_SHIFT,	.clkdm_name	= "gfx_clkdm",};DEFINE_STRUCT_CLK(gfx_ick, gfx_ick_parent_names, aes_ick_ops);static struct clk gpio5_fck;static const char *gpio5_fck_parent_names[] = {	"func_32k_ck",};static struct clk_hw_omap gpio5_fck_hw = {	.hw = {		.clk = &gpio5_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpio5_fck, gpio5_fck_parent_names, aes_ick_ops);static struct clk gpio5_ick;static struct clk_hw_omap gpio5_ick_hw = {	.hw = {		.clk = &gpio5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpio5_ick, aes_ick_parent_names, aes_ick_ops);static struct clk gpios_fck;static struct clk_hw_omap gpios_fck_hw = {	.hw = {		.clk = &gpios_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpios_fck, gpio5_fck_parent_names, aes_ick_ops);static struct clk wu_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(wu_l4_ick, "wkup_clkdm");DEFINE_STRUCT_CLK(wu_l4_ick, dpll_ck_parent_names, core_ck_ops);static struct clk gpios_ick;static const char *gpios_ick_parent_names[] = {	"wu_l4_ick",};static struct clk_hw_omap gpios_ick_hw = {	.hw = {		.clk = &gpios_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpios_ick, gpios_ick_parent_names, aes_ick_ops);static struct clk gpmc_fck;static struct clk_hw_omap gpmc_fck_hw = {	.hw = {		.clk = &gpmc_fck,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),	.enable_bit	= OMAP24XX_AUTO_GPMC_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(gpmc_fck, gfx_ick_parent_names, core_ck_ops);static const struct clksel_rate gpt_alt_rates[] = {	{ .div = 1, .val = 2, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel omap24xx_gpt_clksel[] = {	{ .parent = &func_32k_ck, .rates = gpt_32k_rates },	{ .parent = &sys_ck, .rates = gpt_sys_rates },	{ .parent = &alt_ck, .rates = gpt_alt_rates },	{ .parent = NULL },};static const char *gpt10_fck_parent_names[] = {	"func_32k_ck", "sys_ck", "alt_ck",};DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT10_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT10_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt10_ick;static struct clk_hw_omap gpt10_ick_hw = {	.hw = {		.clk = &gpt10_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT10_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt10_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT11_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT11_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt11_ick;static struct clk_hw_omap gpt11_ick_hw = {	.hw = {		.clk = &gpt11_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT11_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt11_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt12_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT12_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT12_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt12_ick;static struct clk_hw_omap gpt12_ick_hw = {	.hw = {		.clk = &gpt12_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT12_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt12_ick, aes_ick_parent_names, aes_ick_ops);static const struct clk_ops gpt1_fck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.set_rate	= &omap2_clksel_set_rate,	.round_rate	= &omap2_clksel_round_rate,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),			 OMAP24XX_CLKSEL_GPT1_MASK,			 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),			 OMAP24XX_EN_GPT1_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, gpt1_fck_ops);static struct clk gpt1_ick;static struct clk_hw_omap gpt1_ick_hw = {	.hw = {		.clk = &gpt1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP24XX_EN_GPT1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpt1_ick, gpios_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT2_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT2_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt2_ick;static struct clk_hw_omap gpt2_ick_hw = {	.hw = {		.clk = &gpt2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt2_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT3_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT3_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt3_ick;static struct clk_hw_omap gpt3_ick_hw = {	.hw = {		.clk = &gpt3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt3_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT4_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT4_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt4_ick;static struct clk_hw_omap gpt4_ick_hw = {	.hw = {		.clk = &gpt4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT4_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt4_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT5_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT5_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt5_ick;static struct clk_hw_omap gpt5_ick_hw = {	.hw = {		.clk = &gpt5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT5_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt5_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT6_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT6_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt6_ick;static struct clk_hw_omap gpt6_ick_hw = {	.hw = {		.clk = &gpt6_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT6_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt6_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT7_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT7_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt7_ick;static struct clk_hw_omap gpt7_ick_hw = {	.hw = {		.clk = &gpt7_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT7_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt7_ick, aes_ick_parent_names, aes_ick_ops);static struct clk gpt8_fck;DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT8_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT8_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt8_ick;static struct clk_hw_omap gpt8_ick_hw = {	.hw = {		.clk = &gpt8_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT8_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt8_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "core_l4_clkdm", omap24xx_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),			 OMAP24XX_CLKSEL_GPT9_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_GPT9_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, dss1_fck_ops);static struct clk gpt9_ick;static struct clk_hw_omap gpt9_ick_hw = {	.hw = {		.clk = &gpt9_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_GPT9_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt9_ick, aes_ick_parent_names, aes_ick_ops);static struct clk hdq_fck;static struct clk_hw_omap hdq_fck_hw = {	.hw = {		.clk = &hdq_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(hdq_fck, fac_fck_parent_names, aes_ick_ops);static struct clk hdq_ick;static struct clk_hw_omap hdq_ick_hw = {	.hw = {		.clk = &hdq_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(hdq_ick, aes_ick_parent_names, aes_ick_ops);static struct clk i2c1_ick;static struct clk_hw_omap i2c1_ick_hw = {	.hw = {		.clk = &i2c1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP2420_EN_I2C1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c1_ick, aes_ick_parent_names, aes_ick_ops);static struct clk i2c2_ick;static struct clk_hw_omap i2c2_ick_hw = {	.hw = {		.clk = &i2c2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP2420_EN_I2C2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2c2_ick, aes_ick_parent_names, aes_ick_ops);static struct clk i2chs1_fck;static struct clk_hw_omap i2chs1_fck_hw = {	.hw = {		.clk = &i2chs1_fck,	},	.ops		= &clkhwops_omap2430_i2chs_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_I2CHS1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2chs1_fck, cam_fck_parent_names, aes_ick_ops);static struct clk i2chs2_fck;static struct clk_hw_omap i2chs2_fck_hw = {	.hw = {		.clk = &i2chs2_fck,	},	.ops		= &clkhwops_omap2430_i2chs_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_I2CHS2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(i2chs2_fck, cam_fck_parent_names, aes_ick_ops);static struct clk icr_ick;static struct clk_hw_omap icr_ick_hw = {	.hw = {		.clk = &icr_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP2430_EN_ICR_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(icr_ick, gpios_ick_parent_names, aes_ick_ops);static const struct clksel dsp_ick_clksel[] = {	{ .parent = &dsp_fck, .rates = dsp_ick_rates },	{ .parent = NULL },};static const char *iva2_1_ick_parent_names[] = {	"dsp_fck",};DEFINE_CLK_OMAP_MUX_GATE(iva2_1_ick, "dsp_clkdm", dsp_ick_clksel,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),			 OMAP24XX_CLKSEL_DSP_IF_MASK,			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),			 OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, &clkhwops_wait,			 iva2_1_ick_parent_names, dsp_fck_ops);static struct clk mailboxes_ick;static struct clk_hw_omap mailboxes_ick_hw = {	.hw = {		.clk = &mailboxes_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_MAILBOXES_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mailboxes_ick, aes_ick_parent_names, aes_ick_ops);static const struct clksel_rate common_mcbsp_96m_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel mcbsp_fck_clksel[] = {	{ .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },	{ .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },	{ .parent = NULL },};static const char *mcbsp1_fck_parent_names[] = {	"func_96m_ck", "mcbsp_clks",};DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_fck_clksel,			 OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),			 OMAP2_MCBSP1_CLKS_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_MCBSP1_SHIFT, &clkhwops_wait,			 mcbsp1_fck_parent_names, dss1_fck_ops);static struct clk mcbsp1_ick;static struct clk_hw_omap mcbsp1_ick_hw = {	.hw = {		.clk = &mcbsp1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_MCBSP1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcbsp1_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "core_l4_clkdm", mcbsp_fck_clksel,			 OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),			 OMAP2_MCBSP2_CLKS_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP24XX_EN_MCBSP2_SHIFT, &clkhwops_wait,			 mcbsp1_fck_parent_names, dss1_fck_ops);static struct clk mcbsp2_ick;static struct clk_hw_omap mcbsp2_ick_hw = {	.hw = {		.clk = &mcbsp2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_MCBSP2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcbsp2_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "core_l4_clkdm", mcbsp_fck_clksel,			 OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),			 OMAP2_MCBSP3_CLKS_MASK,			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),			 OMAP2430_EN_MCBSP3_SHIFT, &clkhwops_wait,			 mcbsp1_fck_parent_names, dss1_fck_ops);static struct clk mcbsp3_ick;static struct clk_hw_omap mcbsp3_ick_hw = {	.hw = {		.clk = &mcbsp3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_MCBSP3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcbsp3_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "core_l4_clkdm", mcbsp_fck_clksel,			 OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),			 OMAP2_MCBSP4_CLKS_MASK,			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),			 OMAP2430_EN_MCBSP4_SHIFT, &clkhwops_wait,			 mcbsp1_fck_parent_names, dss1_fck_ops);static struct clk mcbsp4_ick;static struct clk_hw_omap mcbsp4_ick_hw = {	.hw = {		.clk = &mcbsp4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_MCBSP4_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcbsp4_ick, aes_ick_parent_names, aes_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_fck_clksel,			 OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),			 OMAP2_MCBSP5_CLKS_MASK,			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),			 OMAP2430_EN_MCBSP5_SHIFT, &clkhwops_wait,			 mcbsp1_fck_parent_names, dss1_fck_ops);static struct clk mcbsp5_ick;static struct clk_hw_omap mcbsp5_ick_hw = {	.hw = {		.clk = &mcbsp5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_MCBSP5_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcbsp5_ick, aes_ick_parent_names, aes_ick_ops);static struct clk mcspi1_fck;static const char *mcspi1_fck_parent_names[] = {	"func_48m_ck",};static struct clk_hw_omap mcspi1_fck_hw = {	.hw = {		.clk = &mcspi1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi1_fck, mcspi1_fck_parent_names, aes_ick_ops);static struct clk mcspi1_ick;static struct clk_hw_omap mcspi1_ick_hw = {	.hw = {		.clk = &mcspi1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi1_ick, aes_ick_parent_names, aes_ick_ops);static struct clk mcspi2_fck;static struct clk_hw_omap mcspi2_fck_hw = {	.hw = {		.clk = &mcspi2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi2_fck, mcspi1_fck_parent_names, aes_ick_ops);static struct clk mcspi2_ick;static struct clk_hw_omap mcspi2_ick_hw = {	.hw = {		.clk = &mcspi2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi2_ick, aes_ick_parent_names, aes_ick_ops);static struct clk mcspi3_fck;static struct clk_hw_omap mcspi3_fck_hw = {	.hw = {		.clk = &mcspi3_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi3_fck, mcspi1_fck_parent_names, aes_ick_ops);static struct clk mcspi3_ick;static struct clk_hw_omap mcspi3_ick_hw = {	.hw = {		.clk = &mcspi3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mcspi3_ick, aes_ick_parent_names, aes_ick_ops);static const struct clksel_rate mdm_ick_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_243X },	{ .div = 4, .val = 4, .flags = RATE_IN_243X },	{ .div = 6, .val = 6, .flags = RATE_IN_243X },	{ .div = 9, .val = 9, .flags = RATE_IN_243X },	{ .div = 0 }};static const struct clksel mdm_ick_clksel[] = {	{ .parent = &core_ck, .rates = mdm_ick_core_rates },	{ .parent = NULL },};static const char *mdm_ick_parent_names[] = {	"core_ck",};DEFINE_CLK_OMAP_MUX_GATE(mdm_ick, "mdm_clkdm", mdm_ick_clksel,			 OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),			 OMAP2430_CLKSEL_MDM_MASK,			 OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),			 OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,			 &clkhwops_iclk_wait, mdm_ick_parent_names,			 dsp_fck_ops);static struct clk mdm_intc_ick;static struct clk_hw_omap mdm_intc_ick_hw = {	.hw = {		.clk = &mdm_intc_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_MDM_INTC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mdm_intc_ick, aes_ick_parent_names, aes_ick_ops);static struct clk mdm_osc_ck;static struct clk_hw_omap mdm_osc_ck_hw = {	.hw = {		.clk = &mdm_osc_ck,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),	.enable_bit	= OMAP2430_EN_OSC_SHIFT,	.clkdm_name	= "mdm_clkdm",};DEFINE_STRUCT_CLK(mdm_osc_ck, sys_ck_parent_names, aes_ick_ops);static struct clk mmchs1_fck;static struct clk_hw_omap mmchs1_fck_hw = {	.hw = {		.clk = &mmchs1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs1_fck, cam_fck_parent_names, aes_ick_ops);static struct clk mmchs1_ick;static struct clk_hw_omap mmchs1_ick_hw = {	.hw = {		.clk = &mmchs1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs1_ick, aes_ick_parent_names, aes_ick_ops);static struct clk mmchs2_fck;static struct clk_hw_omap mmchs2_fck_hw = {	.hw = {		.clk = &mmchs2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs2_fck, cam_fck_parent_names, aes_ick_ops);static struct clk mmchs2_ick;static struct clk_hw_omap mmchs2_ick_hw = {	.hw = {		.clk = &mmchs2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchs2_ick, aes_ick_parent_names, aes_ick_ops);static struct clk mmchsdb1_fck;static struct clk_hw_omap mmchsdb1_fck_hw = {	.hw = {		.clk = &mmchsdb1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_MMCHSDB1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchsdb1_fck, gpio5_fck_parent_names, aes_ick_ops);static struct clk mmchsdb2_fck;static struct clk_hw_omap mmchsdb2_fck_hw = {	.hw = {		.clk = &mmchsdb2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),	.enable_bit	= OMAP2430_EN_MMCHSDB2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mmchsdb2_fck, gpio5_fck_parent_names, aes_ick_ops);DEFINE_CLK_DIVIDER(mpu_ck, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),		   OMAP24XX_CLKSEL_MPU_SHIFT, OMAP24XX_CLKSEL_MPU_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk mpu_wdt_fck;static struct clk_hw_omap mpu_wdt_fck_hw = {	.hw = {		.clk = &mpu_wdt_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(mpu_wdt_fck, gpio5_fck_parent_names, aes_ick_ops);static struct clk mpu_wdt_ick;static struct clk_hw_omap mpu_wdt_ick_hw = {	.hw = {		.clk = &mpu_wdt_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(mpu_wdt_ick, gpios_ick_parent_names, aes_ick_ops);static struct clk mspro_fck;static struct clk_hw_omap mspro_fck_hw = {	.hw = {		.clk = &mspro_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mspro_fck, cam_fck_parent_names, aes_ick_ops);static struct clk mspro_ick;static struct clk_hw_omap mspro_ick_hw = {	.hw = {		.clk = &mspro_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(mspro_ick, aes_ick_parent_names, aes_ick_ops);static struct clk omapctrl_ick;static struct clk_hw_omap omapctrl_ick_hw = {	.hw = {		.clk = &omapctrl_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP24XX_EN_OMAPCTRL_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(omapctrl_ick, gpios_ick_parent_names, aes_ick_ops);static struct clk pka_ick;static struct clk_hw_omap pka_ick_hw = {	.hw = {		.clk = &pka_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),	.enable_bit	= OMAP24XX_EN_PKA_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(pka_ick, aes_ick_parent_names, aes_ick_ops);static struct clk rng_ick;static struct clk_hw_omap rng_ick_hw = {	.hw = {		.clk = &rng_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),	.enable_bit	= OMAP24XX_EN_RNG_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(rng_ick, aes_ick_parent_names, aes_ick_ops);static struct clk sdma_fck;DEFINE_STRUCT_CLK_HW_OMAP(sdma_fck, "core_l3_clkdm");DEFINE_STRUCT_CLK(sdma_fck, gfx_ick_parent_names, core_ck_ops);static struct clk sdma_ick;static struct clk_hw_omap sdma_ick_hw = {	.hw = {		.clk = &sdma_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),	.enable_bit	= OMAP24XX_AUTO_SDMA_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(sdma_ick, gfx_ick_parent_names, core_ck_ops);static struct clk sdrc_ick;static struct clk_hw_omap sdrc_ick_hw = {	.hw = {		.clk = &sdrc_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),	.enable_bit	= OMAP2430_EN_SDRC_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(sdrc_ick, gfx_ick_parent_names, core_ck_ops);static struct clk sha_ick;static struct clk_hw_omap sha_ick_hw = {	.hw = {		.clk = &sha_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),	.enable_bit	= OMAP24XX_EN_SHA_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(sha_ick, aes_ick_parent_names, aes_ick_ops);static struct clk ssi_l4_ick;static struct clk_hw_omap ssi_l4_ick_hw = {	.hw = {		.clk = &ssi_l4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP24XX_EN_SSI_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(ssi_l4_ick, aes_ick_parent_names, aes_ick_ops);static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },	{ .div = 5, .val = 5, .flags = RATE_IN_243X },	{ .div = 0 }};static const struct clksel ssi_ssr_sst_fck_clksel[] = {	{ .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },	{ .parent = NULL },};static const char *ssi_ssr_sst_fck_parent_names[] = {	"core_ck",};DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_sst_fck, "core_l3_clkdm",			 ssi_ssr_sst_fck_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),			 OMAP24XX_CLKSEL_SSI_MASK,			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),			 OMAP24XX_EN_SSI_SHIFT, &clkhwops_wait,			 ssi_ssr_sst_fck_parent_names, dsp_fck_ops);static struct clk sync_32k_ick;static struct clk_hw_omap sync_32k_ick_hw = {	.hw = {		.clk = &sync_32k_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP24XX_EN_32KSYNC_SHIFT,	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(sync_32k_ick, gpios_ick_parent_names, aes_ick_ops);static const struct clksel_rate common_clkout_src_core_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate common_clkout_src_sys_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate common_clkout_src_96m_rates[] = {	{ .div = 1, .val = 2, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel_rate common_clkout_src_54m_rates[] = {	{ .div = 1, .val = 3, .flags = RATE_IN_24XX },	{ .div = 0 }};static const struct clksel common_clkout_src_clksel[] = {	{ .parent = &core_ck, .rates = common_clkout_src_core_rates },	{ .parent = &sys_ck, .rates = common_clkout_src_sys_rates },	{ .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },	{ .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },	{ .parent = NULL },};static const char *sys_clkout_src_parent_names[] = {	"core_ck", "sys_ck", "func_96m_ck", "func_54m_ck",};DEFINE_CLK_OMAP_MUX_GATE(sys_clkout_src, "wkup_clkdm", common_clkout_src_clksel,			 OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_SOURCE_MASK,			 OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_EN_SHIFT,			 NULL, sys_clkout_src_parent_names, gpt1_fck_ops);DEFINE_CLK_DIVIDER(sys_clkout, "sys_clkout_src", &sys_clkout_src, 0x0,		   OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_DIV_SHIFT,		   OMAP24XX_CLKOUT_DIV_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);static struct clk uart1_fck;static struct clk_hw_omap uart1_fck_hw = {	.hw = {		.clk = &uart1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_UART1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(uart1_fck, mcspi1_fck_parent_names, aes_ick_ops);static struct clk uart1_ick;static struct clk_hw_omap uart1_ick_hw = {	.hw = {		.clk = &uart1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_UART1_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(uart1_ick, aes_ick_parent_names, aes_ick_ops);static struct clk uart2_fck;static struct clk_hw_omap uart2_fck_hw = {	.hw = {		.clk = &uart2_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP24XX_EN_UART2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(uart2_fck, mcspi1_fck_parent_names, aes_ick_ops);static struct clk uart2_ick;static struct clk_hw_omap uart2_ick_hw = {	.hw = {		.clk = &uart2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP24XX_EN_UART2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};
 |