levelMemoryDefinition.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * Copyright (C) 2008-2009 ST-Ericsson SA
  3. *
  4. * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/amba/bus.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/io.h>
  19. #include <linux/mfd/abx500/ab8500.h>
  20. #include <linux/mfd/dbx500-prcmu.h>
  21. #include <linux/of.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/regulator/machine.h>
  24. #include <linux/platform_data/pinctrl-nomadik.h>
  25. #include <linux/random.h>
  26. #include <asm/pmu.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/arch.h>
  29. #include <asm/hardware/gic.h>
  30. #include <mach/hardware.h>
  31. #include <mach/setup.h>
  32. #include <mach/devices.h>
  33. #include <mach/db8500-regs.h>
  34. #include <mach/irqs.h>
  35. #include "devices-db8500.h"
  36. #include "ste-dma40-db8500.h"
  37. #include "board-mop500.h"
  38. /* minimum static i/o mapping required to boot U8500 platforms */
  39. static struct map_desc u8500_uart_io_desc[] __initdata = {
  40. __IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
  41. __IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
  42. };
  43. /* U8500 and U9540 common io_desc */
  44. static struct map_desc u8500_common_io_desc[] __initdata = {
  45. /* SCU base also covers GIC CPU BASE and TWD with its 4K page */
  46. __IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
  47. __IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
  48. __IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
  49. __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
  50. __IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),
  51. __IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
  52. __IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
  53. __IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
  54. __IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
  55. __IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),
  56. __IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
  57. __IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
  58. __IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
  59. __IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
  60. };
  61. /* U8500 IO map specific description */
  62. static struct map_desc u8500_io_desc[] __initdata = {
  63. __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
  64. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
  65. };
  66. /* U9540 IO map specific description */
  67. static struct map_desc u9540_io_desc[] __initdata = {
  68. __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K + SZ_8K),
  69. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K + SZ_8K),
  70. };
  71. void __init u8500_map_io(void)
  72. {
  73. /*
  74. * Map the UARTs early so that the DEBUG_LL stuff continues to work.
  75. */
  76. iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
  77. ux500_map_io();
  78. iotable_init(u8500_common_io_desc, ARRAY_SIZE(u8500_common_io_desc));
  79. if (cpu_is_ux540_family())
  80. iotable_init(u9540_io_desc, ARRAY_SIZE(u9540_io_desc));
  81. else
  82. iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
  83. _PRCMU_BASE = __io_address(U8500_PRCMU_BASE);
  84. }
  85. static struct resource db8500_pmu_resources[] = {
  86. [0] = {
  87. .start = IRQ_DB8500_PMU,
  88. .end = IRQ_DB8500_PMU,
  89. .flags = IORESOURCE_IRQ,
  90. },
  91. };
  92. /*
  93. * The PMU IRQ lines of two cores are wired together into a single interrupt.
  94. * Bounce the interrupt to the other core if it's not ours.
  95. */
  96. static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
  97. {
  98. irqreturn_t ret = handler(irq, dev);
  99. int other = !smp_processor_id();
  100. if (ret == IRQ_NONE && cpu_online(other))
  101. irq_set_affinity(irq, cpumask_of(other));
  102. /*
  103. * We should be able to get away with the amount of IRQ_NONEs we give,
  104. * while still having the spurious IRQ detection code kick in if the
  105. * interrupt really starts hitting spuriously.
  106. */
  107. return ret;
  108. }
  109. struct arm_pmu_platdata db8500_pmu_platdata = {
  110. .handle_irq = db8500_pmu_handler,
  111. };
  112. static struct platform_device db8500_pmu_device = {
  113. .name = "arm-pmu",
  114. .id = -1,
  115. .num_resources = ARRAY_SIZE(db8500_pmu_resources),
  116. .resource = db8500_pmu_resources,
  117. .dev.platform_data = &db8500_pmu_platdata,
  118. };
  119. static struct platform_device db8500_prcmu_device = {
  120. .name = "db8500-prcmu",
  121. };
  122. static struct platform_device *platform_devs[] __initdata = {
  123. &u8500_dma40_device,
  124. &db8500_pmu_device,
  125. &db8500_prcmu_device,
  126. };
  127. static resource_size_t __initdata db8500_gpio_base[] = {
  128. U8500_GPIOBANK0_BASE,
  129. U8500_GPIOBANK1_BASE,
  130. U8500_GPIOBANK2_BASE,
  131. U8500_GPIOBANK3_BASE,
  132. U8500_GPIOBANK4_BASE,
  133. U8500_GPIOBANK5_BASE,
  134. U8500_GPIOBANK6_BASE,
  135. U8500_GPIOBANK7_BASE,
  136. U8500_GPIOBANK8_BASE,
  137. };
  138. static void __init db8500_add_gpios(struct device *parent)
  139. {
  140. struct nmk_gpio_platform_data pdata = {
  141. .supports_sleepmode = true,
  142. };
  143. dbx500_add_gpios(parent, ARRAY_AND_SIZE(db8500_gpio_base),
  144. IRQ_DB8500_GPIO0, &pdata);
  145. dbx500_add_pinctrl(parent, "pinctrl-db8500", U8500_PRCMU_BASE);
  146. }
  147. static int usb_db8500_rx_dma_cfg[] = {
  148. DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
  149. DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
  150. DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
  151. DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
  152. DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
  153. DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
  154. DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
  155. DB8500_DMA_DEV39_USB_OTG_IEP_8
  156. };
  157. static int usb_db8500_tx_dma_cfg[] = {
  158. DB8500_DMA_DEV38_USB_OTG_OEP_1_9,