| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699 | /* * * arch/arm/mach-u300/core.c * * * Copyright (C) 2007-2012 ST-Ericsson SA * License terms: GNU General Public License (GPL) version 2 * Core platform support, IRQ handling and device definitions. * Author: Linus Walleij <linus.walleij@stericsson.com> */#include <linux/kernel.h>#include <linux/init.h>#include <linux/spinlock.h>#include <linux/interrupt.h>#include <linux/bitops.h>#include <linux/device.h>#include <linux/mm.h>#include <linux/termios.h>#include <linux/dmaengine.h>#include <linux/amba/bus.h>#include <linux/amba/mmci.h>#include <linux/amba/serial.h>#include <linux/platform_device.h>#include <linux/gpio.h>#include <linux/clk.h>#include <linux/err.h>#include <linux/mtd/nand.h>#include <linux/mtd/fsmc.h>#include <linux/pinctrl/machine.h>#include <linux/pinctrl/pinconf-generic.h>#include <linux/dma-mapping.h>#include <linux/platform_data/clk-u300.h>#include <linux/platform_data/pinctrl-coh901.h>#include <asm/types.h>#include <asm/setup.h>#include <asm/memory.h>#include <asm/hardware/vic.h>#include <asm/mach/map.h>#include <asm/mach-types.h>#include <asm/mach/arch.h>#include <mach/coh901318.h>#include <mach/hardware.h>#include <mach/syscon.h>#include <mach/irqs.h>#include "timer.h"#include "spi.h"#include "i2c.h"#include "u300-gpio.h"#include "dma_channels.h"/* * Static I/O mappings that are needed for booting the U300 platforms. The * only things we need are the areas where we find the timer, syscon and * intcon, since the remaining device drivers will map their own memory * physical to virtual as the need arise. */static struct map_desc u300_io_desc[] __initdata = {	{		.virtual	= U300_SLOW_PER_VIRT_BASE,		.pfn		= __phys_to_pfn(U300_SLOW_PER_PHYS_BASE),		.length		= SZ_64K,		.type		= MT_DEVICE,	},	{		.virtual	= U300_AHB_PER_VIRT_BASE,		.pfn		= __phys_to_pfn(U300_AHB_PER_PHYS_BASE),		.length		= SZ_32K,		.type		= MT_DEVICE,	},	{		.virtual	= U300_FAST_PER_VIRT_BASE,		.pfn		= __phys_to_pfn(U300_FAST_PER_PHYS_BASE),		.length		= SZ_32K,		.type		= MT_DEVICE,	},};static void __init u300_map_io(void){	iotable_init(u300_io_desc, ARRAY_SIZE(u300_io_desc));}/* * Declaration of devices found on the U300 board and * their respective memory locations. */static struct amba_pl011_data uart0_plat_data = {#ifdef CONFIG_COH901318	.dma_filter = coh901318_filter_id,	.dma_rx_param = (void *) U300_DMA_UART0_RX,	.dma_tx_param = (void *) U300_DMA_UART0_TX,#endif};/* Slow device at 0x3000 offset */static AMBA_APB_DEVICE(uart0, "uart0", 0, U300_UART0_BASE,	{ IRQ_U300_UART0 }, &uart0_plat_data);/* The U335 have an additional UART1 on the APP CPU */static struct amba_pl011_data uart1_plat_data = {#ifdef CONFIG_COH901318	.dma_filter = coh901318_filter_id,	.dma_rx_param = (void *) U300_DMA_UART1_RX,	.dma_tx_param = (void *) U300_DMA_UART1_TX,#endif};/* Fast device at 0x7000 offset */static AMBA_APB_DEVICE(uart1, "uart1", 0, U300_UART1_BASE,	{ IRQ_U300_UART1 }, &uart1_plat_data);/* AHB device at 0x4000 offset */static AMBA_APB_DEVICE(pl172, "pl172", 0, U300_EMIF_CFG_BASE, { }, NULL);/* Fast device at 0x6000 offset */static AMBA_APB_DEVICE(pl022, "pl022", 0, U300_SPI_BASE,	{ IRQ_U300_SPI }, NULL);/* Fast device at 0x1000 offset */#define U300_MMCSD_IRQS	{ IRQ_U300_MMCSD_MCIINTR0, IRQ_U300_MMCSD_MCIINTR1 }static struct mmci_platform_data mmcsd_platform_data = {	/*	 * Do not set ocr_mask or voltage translation function,	 * we have a regulator we can control instead.	 */	.f_max = 24000000,	.gpio_wp = -1,	.gpio_cd = U300_GPIO_PIN_MMC_CD,	.cd_invert = true,	.capabilities = MMC_CAP_MMC_HIGHSPEED |	MMC_CAP_SD_HIGHSPEED | MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA,#ifdef CONFIG_COH901318	.dma_filter = coh901318_filter_id,	.dma_rx_param = (void *) U300_DMA_MMCSD_RX_TX,	/* Don't specify a TX channel, this RX channel is bidirectional */#endif};static AMBA_APB_DEVICE(mmcsd, "mmci", 0, U300_MMCSD_BASE,	U300_MMCSD_IRQS, &mmcsd_platform_data);/* * The order of device declaration may be important, since some devices * have dependencies on other devices being initialized first. */static struct amba_device *amba_devs[] __initdata = {	&uart0_device,	&uart1_device,	&pl022_device,	&pl172_device,	&mmcsd_device,};/* Here follows a list of all hw resources that the platform devices * allocate. Note, clock dependencies are not included */static struct resource gpio_resources[] = {	{		.start = U300_GPIO_BASE,		.end   = (U300_GPIO_BASE + SZ_4K - 1),		.flags = IORESOURCE_MEM,	},	{		.name  = "gpio0",		.start = IRQ_U300_GPIO_PORT0,		.end   = IRQ_U300_GPIO_PORT0,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio1",		.start = IRQ_U300_GPIO_PORT1,		.end   = IRQ_U300_GPIO_PORT1,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio2",		.start = IRQ_U300_GPIO_PORT2,		.end   = IRQ_U300_GPIO_PORT2,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio3",		.start = IRQ_U300_GPIO_PORT3,		.end   = IRQ_U300_GPIO_PORT3,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio4",		.start = IRQ_U300_GPIO_PORT4,		.end   = IRQ_U300_GPIO_PORT4,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio5",		.start = IRQ_U300_GPIO_PORT5,		.end   = IRQ_U300_GPIO_PORT5,		.flags = IORESOURCE_IRQ,	},	{		.name  = "gpio6",		.start = IRQ_U300_GPIO_PORT6,		.end   = IRQ_U300_GPIO_PORT6,		.flags = IORESOURCE_IRQ,	},};static struct resource keypad_resources[] = {	{		.start = U300_KEYPAD_BASE,		.end   = U300_KEYPAD_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "coh901461-press",		.start = IRQ_U300_KEYPAD_KEYBF,		.end   = IRQ_U300_KEYPAD_KEYBF,		.flags = IORESOURCE_IRQ,	},	{		.name  = "coh901461-release",		.start = IRQ_U300_KEYPAD_KEYBR,		.end   = IRQ_U300_KEYPAD_KEYBR,		.flags = IORESOURCE_IRQ,	},};static struct resource rtc_resources[] = {	{		.start = U300_RTC_BASE,		.end   = U300_RTC_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_RTC,		.end   = IRQ_U300_RTC,		.flags = IORESOURCE_IRQ,	},};/* * Fsmc does have IRQs: #43 and #44 (NFIF and NFIF2) * but these are not yet used by the driver. */static struct resource fsmc_resources[] = {	{		.name  = "nand_addr",		.start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE,		.end   = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE + SZ_16K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "nand_cmd",		.start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE,		.end   = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE + SZ_16K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "nand_data",		.start = U300_NAND_CS0_PHYS_BASE,		.end   = U300_NAND_CS0_PHYS_BASE + SZ_16K - 1,		.flags = IORESOURCE_MEM,	},	{		.name  = "fsmc_regs",		.start = U300_NAND_IF_PHYS_BASE,		.end   = U300_NAND_IF_PHYS_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},};static struct resource i2c0_resources[] = {	{		.start = U300_I2C0_BASE,		.end   = U300_I2C0_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_I2C0,		.end   = IRQ_U300_I2C0,		.flags = IORESOURCE_IRQ,	},};static struct resource i2c1_resources[] = {	{		.start = U300_I2C1_BASE,		.end   = U300_I2C1_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_I2C1,		.end   = IRQ_U300_I2C1,		.flags = IORESOURCE_IRQ,	},};static struct resource wdog_resources[] = {	{		.start = U300_WDOG_BASE,		.end   = U300_WDOG_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},	{		.start = IRQ_U300_WDOG,		.end   = IRQ_U300_WDOG,		.flags = IORESOURCE_IRQ,	}};static struct resource dma_resource[] = {	{		.start = U300_DMAC_BASE,		.end = U300_DMAC_BASE + PAGE_SIZE - 1,		.flags =  IORESOURCE_MEM,	},	{		.start = IRQ_U300_DMA,		.end = IRQ_U300_DMA,		.flags =  IORESOURCE_IRQ,	}};/* points out all dma slave channels. * Syntax is [A1, B1, A2, B2, .... ,-1,-1] * Select all channels from A to B, end of list is marked with -1,-1 */static int dma_slave_channels[] = {	U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,	U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};/* points out all dma memcpy channels. */static int dma_memcpy_channels[] = {	U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};/** register dma for memory access * * active  1 means dma intends to access memory *         0 means dma wont access memory */static void coh901318_access_memory_state(struct device *dev, bool active){}#define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \			COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \			COH901318_CX_CFG_LCR_DISABLE | \			COH901318_CX_CFG_TC_IRQ_ENABLE | \			COH901318_CX_CFG_BE_IRQ_ENABLE)#define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \			COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \			COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_MASTER_MODE_M1RW | \			COH901318_CX_CTRL_TCP_DISABLE | \			COH901318_CX_CTRL_TC_IRQ_DISABLE | \			COH901318_CX_CTRL_HSP_DISABLE | \			COH901318_CX_CTRL_HSS_DISABLE | \			COH901318_CX_CTRL_DDMA_LEGACY | \			COH901318_CX_CTRL_PRDD_SOURCE)#define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \			COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \			COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_MASTER_MODE_M1RW | \			COH901318_CX_CTRL_TCP_DISABLE | \			COH901318_CX_CTRL_TC_IRQ_DISABLE | \			COH901318_CX_CTRL_HSP_DISABLE | \			COH901318_CX_CTRL_HSS_DISABLE | \			COH901318_CX_CTRL_DDMA_LEGACY | \			COH901318_CX_CTRL_PRDD_SOURCE)#define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \			COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \			COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \			COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \			COH901318_CX_CTRL_MASTER_MODE_M1RW | \			COH901318_CX_CTRL_TCP_DISABLE | \			COH901318_CX_CTRL_TC_IRQ_ENABLE | \			COH901318_CX_CTRL_HSP_DISABLE | \			COH901318_CX_CTRL_HSS_DISABLE | \			COH901318_CX_CTRL_DDMA_LEGACY | \			COH901318_CX_CTRL_PRDD_SOURCE)const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {	{		.number = U300_DMA_MSL_TX_0,		.name = "MSL TX 0",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x20,	},	{		.number = U300_DMA_MSL_TX_1,		.name = "MSL TX 1",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_MSL_TX_2,		.name = "MSL TX 2",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.desc_nbr_max = 10,	},	{		.number = U300_DMA_MSL_TX_3,		.name = "MSL TX 3",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_MSL_TX_4,		.name = "MSL TX 4",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_MSL_TX_5,		.name = "MSL TX 5",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,	},	{		.number = U300_DMA_MSL_TX_6,		.name = "MSL TX 6",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,	},	{		.number = U300_DMA_MSL_RX_0,		.name = "MSL RX 0",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,	},	{		.number = U300_DMA_MSL_RX_1,		.name = "MSL RX 1",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_2,		.name = "MSL RX 2",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_3,		.name = "MSL RX 3",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_4,		.name = "MSL RX 4",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_5,		.name = "MSL RX 5",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x220,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_32_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_MSL_RX_6,		.name = "MSL RX 6",		.priority_high = 0,		.dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x220,	},	/*	 * Don't set up device address, burst count or size of src	 * or dst bus for this peripheral - handled by PrimeCell	 * DMA extension.	 */	{		.number = U300_DMA_MMCSD_RX_TX,		.name = "MMCSD RX TX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_MSPRO_TX,		.name = "MSPRO TX",		.priority_high = 0,	},	{		.number = U300_DMA_MSPRO_RX,		.name = "MSPRO RX",		.priority_high = 0,	},	/*	 * Don't set up device address, burst count or size of src	 * or dst bus for this peripheral - handled by PrimeCell	 * DMA extension.	 */	{		.number = U300_DMA_UART0_TX,		.name = "UART0 TX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_UART0_RX,		.name = "UART0 RX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_APEX_TX,		.name = "APEX TX",		.priority_high = 0,	},	{		.number = U300_DMA_APEX_RX,		.name = "APEX RX",		.priority_high = 0,	},	{		.number = U300_DMA_PCM_I2S0_TX,		.name = "PCM I2S0 TX",		.priority_high = 1,		.dev_addr = U300_PCM_I2S0_BASE + 0x14,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_PCM_I2S0_RX,		.name = "PCM I2S0 RX",		.priority_high = 1,		.dev_addr = U300_PCM_I2S0_BASE + 0x10,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_PCM_I2S1_TX,		.name = "PCM I2S1 TX",		.priority_high = 1,		.dev_addr =  U300_PCM_I2S1_BASE + 0x14,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_SOURCE,	},	{		.number = U300_DMA_PCM_I2S1_RX,		.name = "PCM I2S1 RX",		.priority_high = 1,		.dev_addr = U300_PCM_I2S1_BASE + 0x10,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_BURST_COUNT_16_BYTES |				COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |				COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |				COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_ENABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY |				COH901318_CX_CTRL_PRDD_DEST,	},	{		.number = U300_DMA_XGAM_CDI,		.name = "XGAM CDI",		.priority_high = 0,	},	{		.number = U300_DMA_XGAM_PDI,		.name = "XGAM PDI",		.priority_high = 0,	},	/*	 * Don't set up device address, burst count or size of src	 * or dst bus for this peripheral - handled by PrimeCell	 * DMA extension.	 */	{		.number = U300_DMA_SPI_TX,		.name = "SPI TX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_SPI_RX,		.name = "SPI RX",		.priority_high = 0,		.param.config = COH901318_CX_CFG_CH_DISABLE |				COH901318_CX_CFG_LCR_DISABLE |				COH901318_CX_CFG_TC_IRQ_ENABLE |				COH901318_CX_CFG_BE_IRQ_ENABLE,		.param.ctrl_lli_chained = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_DISABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,		.param.ctrl_lli_last = 0 |				COH901318_CX_CTRL_TC_ENABLE |				COH901318_CX_CTRL_MASTER_MODE_M1RW |				COH901318_CX_CTRL_TCP_DISABLE |				COH901318_CX_CTRL_TC_IRQ_ENABLE |				COH901318_CX_CTRL_HSP_ENABLE |				COH901318_CX_CTRL_HSS_DISABLE |				COH901318_CX_CTRL_DDMA_LEGACY,	},	{		.number = U300_DMA_GENERAL_PURPOSE_0,		.name = "GENERAL 00",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_1,		.name = "GENERAL 01",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_2,		.name = "GENERAL 02",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_3,		.name = "GENERAL 03",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_4,		.name = "GENERAL 04",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_5,		.name = "GENERAL 05",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_6,		.name = "GENERAL 06",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_7,		.name = "GENERAL 07",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_GENERAL_PURPOSE_8,		.name = "GENERAL 08",		.priority_high = 0,		.param.config = flags_memcpy_config,		.param.ctrl_lli_chained = flags_memcpy_lli_chained,		.param.ctrl_lli = flags_memcpy_lli,		.param.ctrl_lli_last = flags_memcpy_lli_last,	},	{		.number = U300_DMA_UART1_TX,		.name = "UART1 TX",		.priority_high = 0,	},	{		.number = U300_DMA_UART1_RX,		.name = "UART1 RX",		.priority_high = 0,	}};static struct coh901318_platform coh901318_platform = {	.chans_slave = dma_slave_channels,	.chans_memcpy = dma_memcpy_channels,	.access_memory_state = coh901318_access_memory_state,	.chan_conf = chan_config,	.max_channels = U300_DMA_CHANNELS,};static struct resource pinctrl_resources[] = {	{		.start = U300_SYSCON_BASE,		.end   = U300_SYSCON_BASE + SZ_4K - 1,		.flags = IORESOURCE_MEM,	},};static struct platform_device wdog_device = {	.name = "coh901327_wdog",	.id = -1,	.num_resources = ARRAY_SIZE(wdog_resources),	.resource = wdog_resources,};static struct platform_device i2c0_device = {	.name = "stu300",	.id = 0,	.num_resources = ARRAY_SIZE(i2c0_resources),	.resource = i2c0_resources,};static struct platform_device i2c1_device = {	.name = "stu300",	.id = 1,	.num_resources = ARRAY_SIZE(i2c1_resources),	.resource = i2c1_resources,};static struct platform_device pinctrl_device = {	.name = "pinctrl-u300",	.id = -1,	.num_resources = ARRAY_SIZE(pinctrl_resources),	.resource = pinctrl_resources,};/* * The different variants have a few different versions of the * GPIO block, with different number of ports. */static struct u300_gpio_platform u300_gpio_plat = {	.ports = 7,	.gpio_base = 0,};static struct platform_device gpio_device = {	.name = "u300-gpio",	.id = -1,	.num_resources = ARRAY_SIZE(gpio_resources),	.resource = gpio_resources,	.dev = {		.platform_data = &u300_gpio_plat,	},};static struct platform_device keypad_device = {	.name = "keypad",	.id = -1,	.num_resources = ARRAY_SIZE(keypad_resources),	.resource = keypad_resources,};static struct platform_device rtc_device = {	.name = "rtc-coh901331",	.id = -1,	.num_resources = ARRAY_SIZE(rtc_resources),	.resource = rtc_resources,};static struct mtd_partition u300_partitions[] = {	{		.name = "bootrecords",		.offset = 0,		.size = SZ_128K,	},	{		.name = "free",		.offset = SZ_128K,		.size = 8064 * SZ_1K,	},	{		.name = "platform",		.offset = 8192 * SZ_1K,		.size = 253952 * SZ_1K,	},};static struct fsmc_nand_platform_data nand_platform_data = {	.partitions = u300_partitions,	.nr_partitions = ARRAY_SIZE(u300_partitions),	.options = NAND_SKIP_BBTSCAN,	.width = FSMC_NAND_BW8,};static struct platform_device nand_device = {	.name = "fsmc-nand",	.id = -1,	.resource = fsmc_resources,	.num_resources = ARRAY_SIZE(fsmc_resources),	.dev = {		.platform_data = &nand_platform_data,	},};static struct platform_device dma_device = {	.name		= "coh901318",	.id		= -1,	.resource	= dma_resource,	.num_resources  = ARRAY_SIZE(dma_resource),	.dev = {		.platform_data = &coh901318_platform,		.coherent_dma_mask = ~0,	},};static unsigned long pin_pullup_conf[] = {	PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_UP, 1),};static unsigned long pin_highz_conf[] = {	PIN_CONF_PACKED(PIN_CONFIG_BIAS_HIGH_IMPEDANCE, 0),};/* Pin control settings */static struct pinctrl_map __initdata u300_pinmux_map[] = {	/* anonymous maps for chip power and EMIFs */	PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-u300", NULL, "power"),	PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-u300", NULL, "emif0"),	PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-u300", NULL, "emif1"),	/* per-device maps for MMC/SD, SPI and UART */	PIN_MAP_MUX_GROUP_DEFAULT("mmci",  "pinctrl-u300", NULL, "mmc0"),	PIN_MAP_MUX_GROUP_DEFAULT("pl022", "pinctrl-u300", NULL, "spi0"),	PIN_MAP_MUX_GROUP_DEFAULT("uart0", "pinctrl-u300", NULL, "uart0"),	/* This pin is used for clock return rather than GPIO */	PIN_MAP_CONFIGS_PIN_DEFAULT("mmci", "pinctrl-u300", "PIO APP GPIO 11",				    pin_pullup_conf),	/* This pin is used for card detect */	PIN_MAP_CONFIGS_PIN_DEFAULT("mmci", "pinctrl-u300", "PIO MS INS",				    pin_highz_conf),};/* * Notice that AMBA devices are initialized before platform devices. * */static struct platform_device *platform_devs[] __initdata = {	&dma_device,	&i2c0_device,	&i2c1_device,	&keypad_device,	&rtc_device,	&pinctrl_device,	&gpio_device,	&nand_device,	&wdog_device,};/* * Interrupts: the U300 platforms have two pl190 ARM PrimeCells connected * together so some interrupts are connected to the first one and some * to the second one. */static void __init u300_init_irq(void){	u32 mask[2] = {0, 0};	struct clk *clk;	int i;	/* initialize clocking early, we want to clock the INTCON */	u300_clk_init(U300_SYSCON_VBASE);	/* Bootstrap EMIF and SEMI clocks */	clk = clk_get_sys("pl172", NULL);	BUG_ON(IS_ERR(clk));	clk_prepare_enable(clk);	clk = clk_get_sys("semi", NULL);	BUG_ON(IS_ERR(clk));	clk_prepare_enable(clk);	/* Clock the interrupt controller */	clk = clk_get_sys("intcon", NULL);	BUG_ON(IS_ERR(clk));	clk_prepare_enable(clk);	for (i = 0; i < U300_VIC_IRQS_END; i++)		set_bit(i, (unsigned long *) &mask[0]);	vic_init((void __iomem *) U300_INTCON0_VBASE, IRQ_U300_INTCON0_START,		 mask[0], mask[0]);	vic_init((void __iomem *) U300_INTCON1_VBASE, IRQ_U300_INTCON1_START,		 mask[1], mask[1]);}/* * U300 platforms peripheral handling */struct db_chip {	u16 chipid;	const char *name;};/* * This is a list of the Digital Baseband chips used in the U300 platform. */static struct db_chip db_chips[] __initdata = {	{		.chipid = 0xb800,		.name = "DB3000",	},	{		.chipid = 0xc000,		.name = "DB3100",	},	{		.chipid = 0xc800,		.name = "DB3150",	},	{		.chipid = 0xd800,		.name = "DB3200",	},	{		.chipid = 0xe000,		.name = "DB3250",	},	{		.chipid = 0xe800,		.name = "DB3210",	},	{		.chipid = 0xf000,		.name = "DB3350 P1x",	},	{		.chipid = 0xf100,		.name = "DB3350 P2x",	},	{		.chipid = 0x0000, /* List terminator */		.name = NULL,	}};static void __init u300_init_check_chip(void){	u16 val;	struct db_chip *chip;	const char *chipname;	const char unknown[] = "UNKNOWN";	/* Read out and print chip ID */	val = readw(U300_SYSCON_VBASE + U300_SYSCON_CIDR);	/* This is in funky bigendian order... */	val = (val & 0xFFU) << 8 | (val >> 8);	chip = db_chips;	chipname = unknown;	for ( ; chip->chipid; chip++) {		if (chip->chipid == (val & 0xFF00U)) {			chipname = chip->name;			break;		}	}	printk(KERN_INFO "Initializing U300 system on %s baseband chip " \	       "(chip ID 0x%04x)\n", chipname, val);	if ((val & 0xFF00U) != 0xf000 && (val & 0xFF00U) != 0xf100) {		printk(KERN_ERR "Platform configured for BS335 " \		       " with DB3350 but %s detected, expect problems!",		       chipname);	}}/* * Some devices and their resources require reserved physical memory from * the end of the available RAM. This function traverses the list of devices * and assigns actual addresses to these. */static void __init u300_assign_physmem(void){	unsigned long curr_start = __pa(high_memory);	int i, j;	for (i = 0; i < ARRAY_SIZE(platform_devs); i++) {		for (j = 0; j < platform_devs[i]->num_resources; j++) {
 |