| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873 | /* * OMAP3 clock data * * Copyright (C) 2007-2012 Texas Instruments, Inc. * Copyright (C) 2007-2011 Nokia Corporation * * Written by Paul Walmsley * Updated to COMMON clk data format by Rajendra Nayak <rnayak@ti.com> * With many device clock fixes by Kevin Hilman and Jouni Högander * DPLL bypass clock support added by Roman Tereshonkov * *//* * Virtual clocks are introduced as convenient tools. * They are sources for other clocks and not supposed * to be requested from drivers directly. */#include <linux/kernel.h>#include <linux/clk.h>#include <linux/clk-private.h>#include <linux/list.h>#include <linux/io.h>#include "soc.h"#include "iomap.h"#include "clock.h"#include "clock3xxx.h"#include "clock34xx.h"#include "clock36xx.h"#include "clock3517.h"#include "cm3xxx.h"#include "cm-regbits-34xx.h"#include "prm3xxx.h"#include "prm-regbits-34xx.h"#include "control.h"/* * clocks */#define OMAP_CM_REGADDR		OMAP34XX_CM_REGADDR/* Maximum DPLL multiplier, divider values for OMAP3 */#define OMAP3_MAX_DPLL_MULT		2047#define OMAP3630_MAX_JTYPE_DPLL_MULT	4095#define OMAP3_MAX_DPLL_DIV		128DEFINE_CLK_FIXED_RATE(dummy_apb_pclk, CLK_IS_ROOT, 0x0, 0x0);DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);DEFINE_CLK_FIXED_RATE(omap_32k_fck, CLK_IS_ROOT, 32768, 0x0);DEFINE_CLK_FIXED_RATE(pclk_ck, CLK_IS_ROOT, 27000000, 0x0);DEFINE_CLK_FIXED_RATE(rmii_ck, CLK_IS_ROOT, 50000000, 0x0);DEFINE_CLK_FIXED_RATE(secure_32k_fck, CLK_IS_ROOT, 32768, 0x0);DEFINE_CLK_FIXED_RATE(sys_altclk, CLK_IS_ROOT, 0x0, 0x0);DEFINE_CLK_FIXED_RATE(virt_12m_ck, CLK_IS_ROOT, 12000000, 0x0);DEFINE_CLK_FIXED_RATE(virt_13m_ck, CLK_IS_ROOT, 13000000, 0x0);DEFINE_CLK_FIXED_RATE(virt_16_8m_ck, CLK_IS_ROOT, 16800000, 0x0);DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);DEFINE_CLK_FIXED_RATE(virt_38_4m_ck, CLK_IS_ROOT, 38400000, 0x0);static const char *osc_sys_ck_parent_names[] = {	"virt_12m_ck", "virt_13m_ck", "virt_19200000_ck", "virt_26000000_ck",	"virt_38_4m_ck", "virt_16_8m_ck",};DEFINE_CLK_MUX(osc_sys_ck, osc_sys_ck_parent_names, NULL, 0x0,	       OMAP3430_PRM_CLKSEL, OMAP3430_SYS_CLKIN_SEL_SHIFT,	       OMAP3430_SYS_CLKIN_SEL_WIDTH, 0x0, NULL);DEFINE_CLK_DIVIDER(sys_ck, "osc_sys_ck", &osc_sys_ck, 0x0,		   OMAP3430_PRM_CLKSRC_CTRL, OMAP_SYSCLKDIV_SHIFT,		   OMAP_SYSCLKDIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);static struct dpll_data dpll3_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.mult_mask	= OMAP3430_CORE_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_CORE_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_CORE_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP3430_EN_CORE_DPLL_MASK,	.auto_recal_bit	= OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_CORE_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),	.autoidle_mask	= OMAP3430_AUTO_CORE_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),	.idlest_mask	= OMAP3430_ST_CORE_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll3_ck;static const char *dpll3_ck_parent_names[] = {	"sys_ck",};static const struct clk_ops dpll3_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap3_dpll_recalc,	.round_rate	= &omap2_dpll_round_rate,};static struct clk_hw_omap dpll3_ck_hw = {	.hw = {		.clk = &dpll3_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll3_dd,	.clkdm_name	= "dpll3_clkdm",};DEFINE_STRUCT_CLK(dpll3_ck, dpll3_ck_parent_names, dpll3_ck_ops);DEFINE_CLK_DIVIDER(dpll3_m2_ck, "dpll3_ck", &dpll3_ck, 0x0,		   OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),		   OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT,		   OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk core_ck;static const char *core_ck_parent_names[] = {	"dpll3_m2_ck",};static const struct clk_ops core_ck_ops = {};DEFINE_STRUCT_CLK_HW_OMAP(core_ck, NULL);DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);DEFINE_CLK_DIVIDER(l3_ick, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_L3_SHIFT, OMAP3430_CLKSEL_L3_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(l4_ick, "l3_ick", &l3_ick, 0x0,		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_L4_SHIFT, OMAP3430_CLKSEL_L4_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk security_l4_ick2;static const char *security_l4_ick2_parent_names[] = {	"l4_ick",};DEFINE_STRUCT_CLK_HW_OMAP(security_l4_ick2, NULL);DEFINE_STRUCT_CLK(security_l4_ick2, security_l4_ick2_parent_names, core_ck_ops);static struct clk aes1_ick;static const char *aes1_ick_parent_names[] = {	"security_l4_ick2",};static const struct clk_ops aes1_ick_ops = {	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,};static struct clk_hw_omap aes1_ick_hw = {	.hw = {		.clk = &aes1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP3430_EN_AES1_SHIFT,};DEFINE_STRUCT_CLK(aes1_ick, aes1_ick_parent_names, aes1_ick_ops);static struct clk core_l4_ick;static const struct clk_ops core_l4_ick_ops = {	.init		= &omap2_init_clk_clkdm,};DEFINE_STRUCT_CLK_HW_OMAP(core_l4_ick, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);static struct clk aes2_ick;static const char *aes2_ick_parent_names[] = {	"core_l4_ick",};static const struct clk_ops aes2_ick_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,};static struct clk_hw_omap aes2_ick_hw = {	.hw = {		.clk = &aes2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_AES2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(aes2_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk dpll1_fck;static struct dpll_data dpll1_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),	.mult_mask	= OMAP3430_MPU_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_MPU_DPLL_DIV_MASK,	.clk_bypass	= &dpll1_fck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_MPU_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),	.enable_mask	= OMAP3430_EN_MPU_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_MPU_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),	.autoidle_mask	= OMAP3430_AUTO_MPU_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),	.idlest_mask	= OMAP3430_ST_MPU_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll1_ck;static const struct clk_ops dpll1_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap3_noncore_dpll_enable,	.disable	= &omap3_noncore_dpll_disable,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap3_dpll_recalc,	.set_rate	= &omap3_noncore_dpll_set_rate,	.round_rate	= &omap2_dpll_round_rate,};static struct clk_hw_omap dpll1_ck_hw = {	.hw = {		.clk = &dpll1_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll1_dd,	.clkdm_name	= "dpll1_clkdm",};DEFINE_STRUCT_CLK(dpll1_ck, dpll3_ck_parent_names, dpll1_ck_ops);DEFINE_CLK_FIXED_FACTOR(dpll1_x2_ck, "dpll1_ck", &dpll1_ck, 0x0, 2, 1);DEFINE_CLK_DIVIDER(dpll1_x2m2_ck, "dpll1_x2_ck", &dpll1_x2_ck, 0x0,		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),		   OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT,		   OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk mpu_ck;static const char *mpu_ck_parent_names[] = {	"dpll1_x2m2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(mpu_ck, "mpu_clkdm");DEFINE_STRUCT_CLK(mpu_ck, mpu_ck_parent_names, core_l4_ick_ops);DEFINE_CLK_DIVIDER(arm_fck, "mpu_ck", &mpu_ck, 0x0,		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),		   OMAP3430_ST_MPU_CLK_SHIFT, OMAP3430_ST_MPU_CLK_WIDTH,		   0x0, NULL);static struct clk cam_ick;static struct clk_hw_omap cam_ick_hw = {	.hw = {		.clk = &cam_ick,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_CAM_SHIFT,	.clkdm_name	= "cam_clkdm",};DEFINE_STRUCT_CLK(cam_ick, security_l4_ick2_parent_names, aes2_ick_ops);/* DPLL4 *//* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk *//* Type: DPLL */static struct dpll_data dpll4_dd;static struct dpll_data dpll4_dd_34xx __initdata = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),	.mult_mask	= OMAP3430_PERIPH_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_PERIPH_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_PERIPH_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP3430_EN_PERIPH_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_PERIPH_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),	.autoidle_mask	= OMAP3430_AUTO_PERIPH_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),	.idlest_mask	= OMAP3430_ST_PERIPH_CLK_MASK,	.max_multiplier = OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct dpll_data dpll4_dd_3630 __initdata = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),	.mult_mask	= OMAP3630_PERIPH_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_PERIPH_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_mask	= OMAP3430_EN_PERIPH_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_PERIPH_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),	.autoidle_mask	= OMAP3430_AUTO_PERIPH_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),	.idlest_mask	= OMAP3430_ST_PERIPH_CLK_MASK,	.dco_mask	= OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,	.sddiv_mask	= OMAP3630_PERIPH_DPLL_SD_DIV_MASK,	.max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,	.flags		= DPLL_J_TYPE};static struct clk dpll4_ck;static const struct clk_ops dpll4_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap3_noncore_dpll_enable,	.disable	= &omap3_noncore_dpll_disable,	.get_parent	= &omap2_init_dpll_parent,	.recalc_rate	= &omap3_dpll_recalc,	.set_rate	= &omap3_dpll4_set_rate,	.round_rate	= &omap2_dpll_round_rate,};static struct clk_hw_omap dpll4_ck_hw = {	.hw = {		.clk = &dpll4_ck,	},	.dpll_data	= &dpll4_dd,	.ops		= &clkhwops_omap3_dpll,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_ck, dpll3_ck_parent_names, dpll4_ck_ops);DEFINE_CLK_DIVIDER(dpll4_m5_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_CAM_SHIFT, OMAP3630_CLKSEL_CAM_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m5x2_ck;static const char *dpll4_m5x2_ck_parent_names[] = {	"dpll4_m5_ck",};static const struct clk_ops dpll4_m5x2_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap3_clkoutx2_recalc,};static const struct clk_ops dpll4_m5x2_ck_3630_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap36xx_pwrdn_clk_enable_with_hsdiv_restore,	.disable	= &omap2_dflt_clk_disable,	.recalc_rate	= &omap3_clkoutx2_recalc,};static struct clk_hw_omap dpll4_m5x2_ck_hw = {	.hw = {		.clk = &dpll4_m5x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_CAM_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m5x2_ck, dpll4_m5x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m5x2_ck_3630 = {	.name		= "dpll4_m5x2_ck",	.hw		= &dpll4_m5x2_ck_hw.hw,	.parent_names	= dpll4_m5x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m5x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};static struct clk cam_mclk;static const char *cam_mclk_parent_names[] = {	"dpll4_m5x2_ck",};static struct clk_hw_omap cam_mclk_hw = {	.hw = {		.clk = &cam_mclk,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_CAM_SHIFT,	.clkdm_name	= "cam_clkdm",};DEFINE_STRUCT_CLK(cam_mclk, cam_mclk_parent_names, aes2_ick_ops);static const struct clksel_rate clkout2_src_core_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate clkout2_src_sys_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate clkout2_src_96m_rates[] = {	{ .div = 1, .val = 2, .flags = RATE_IN_3XXX },	{ .div = 0 }};DEFINE_CLK_DIVIDER(dpll4_m2_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),		   OMAP3430_DIV_96M_SHIFT, OMAP3630_DIV_96M_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m2x2_ck;static const char *dpll4_m2x2_ck_parent_names[] = {	"dpll4_m2_ck",};static struct clk_hw_omap dpll4_m2x2_ck_hw = {	.hw = {		.clk = &dpll4_m2x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_96M_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m2x2_ck, dpll4_m2x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m2x2_ck_3630 = {	.name		= "dpll4_m2x2_ck",	.hw		= &dpll4_m2x2_ck_hw.hw,	.parent_names	= dpll4_m2x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m2x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};static struct clk omap_96m_alwon_fck;static const char *omap_96m_alwon_fck_parent_names[] = {	"dpll4_m2x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(omap_96m_alwon_fck, NULL);DEFINE_STRUCT_CLK(omap_96m_alwon_fck, omap_96m_alwon_fck_parent_names,		  core_ck_ops);static struct clk cm_96m_fck;static const char *cm_96m_fck_parent_names[] = {	"omap_96m_alwon_fck",};DEFINE_STRUCT_CLK_HW_OMAP(cm_96m_fck, NULL);DEFINE_STRUCT_CLK(cm_96m_fck, cm_96m_fck_parent_names, core_ck_ops);static const struct clksel_rate clkout2_src_54m_rates[] = {	{ .div = 1, .val = 3, .flags = RATE_IN_3XXX },	{ .div = 0 }};DEFINE_CLK_DIVIDER(dpll4_m3_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_TV_SHIFT, OMAP3630_CLKSEL_TV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m3x2_ck;static const char *dpll4_m3x2_ck_parent_names[] = {	"dpll4_m3_ck",};static struct clk_hw_omap dpll4_m3x2_ck_hw = {	.hw = {		.clk = &dpll4_m3x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_TV_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m3x2_ck, dpll4_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m3x2_ck_3630 = {	.name		= "dpll4_m3x2_ck",	.hw		= &dpll4_m3x2_ck_hw.hw,	.parent_names	= dpll4_m3x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m3x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};static const char *omap_54m_fck_parent_names[] = {	"dpll4_m3x2_ck", "sys_altclk",};DEFINE_CLK_MUX(omap_54m_fck, omap_54m_fck_parent_names, NULL, 0x0,	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP3430_SOURCE_54M_SHIFT,	       OMAP3430_SOURCE_54M_WIDTH, 0x0, NULL);static const struct clksel clkout2_src_clksel[] = {	{ .parent = &core_ck, .rates = clkout2_src_core_rates },	{ .parent = &sys_ck, .rates = clkout2_src_sys_rates },	{ .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },	{ .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },	{ .parent = NULL },};static const char *clkout2_src_ck_parent_names[] = {	"core_ck", "sys_ck", "cm_96m_fck", "omap_54m_fck",};static const struct clk_ops clkout2_src_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.enable		= &omap2_dflt_clk_enable,	.disable	= &omap2_dflt_clk_disable,	.is_enabled	= &omap2_dflt_clk_is_enabled,	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};DEFINE_CLK_OMAP_MUX_GATE(clkout2_src_ck, "core_clkdm",			 clkout2_src_clksel, OMAP3430_CM_CLKOUT_CTRL,			 OMAP3430_CLKOUT2SOURCE_MASK,			 OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_EN_SHIFT,			 NULL, clkout2_src_ck_parent_names, clkout2_src_ck_ops);static const struct clksel_rate omap_48m_cm96m_rates[] = {	{ .div = 2, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel_rate omap_48m_alt_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 0 }};static const struct clksel omap_48m_clksel[] = {	{ .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },	{ .parent = &sys_altclk, .rates = omap_48m_alt_rates },	{ .parent = NULL },};static const char *omap_48m_fck_parent_names[] = {	"cm_96m_fck", "sys_altclk",};static struct clk omap_48m_fck;static const struct clk_ops omap_48m_fck_ops = {	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,};static struct clk_hw_omap omap_48m_fck_hw = {	.hw = {		.clk = &omap_48m_fck,	},	.clksel		= omap_48m_clksel,	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	.clksel_mask	= OMAP3430_SOURCE_48M_MASK,};DEFINE_STRUCT_CLK(omap_48m_fck, omap_48m_fck_parent_names, omap_48m_fck_ops);DEFINE_CLK_FIXED_FACTOR(omap_12m_fck, "omap_48m_fck", &omap_48m_fck, 0x0, 1, 4);static struct clk core_12m_fck;static const char *core_12m_fck_parent_names[] = {	"omap_12m_fck",};DEFINE_STRUCT_CLK_HW_OMAP(core_12m_fck, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_12m_fck, core_12m_fck_parent_names, core_l4_ick_ops);static struct clk core_48m_fck;static const char *core_48m_fck_parent_names[] = {	"omap_48m_fck",};DEFINE_STRUCT_CLK_HW_OMAP(core_48m_fck, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);static const char *omap_96m_fck_parent_names[] = {	"cm_96m_fck", "sys_ck",};DEFINE_CLK_MUX(omap_96m_fck, omap_96m_fck_parent_names, NULL, 0x0,	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),	       OMAP3430_SOURCE_96M_SHIFT, OMAP3430_SOURCE_96M_WIDTH, 0x0, NULL);static struct clk core_96m_fck;static const char *core_96m_fck_parent_names[] = {	"omap_96m_fck",};DEFINE_STRUCT_CLK_HW_OMAP(core_96m_fck, "core_l4_clkdm");DEFINE_STRUCT_CLK(core_96m_fck, core_96m_fck_parent_names, core_l4_ick_ops);static struct clk core_l3_ick;static const char *core_l3_ick_parent_names[] = {	"l3_ick",};DEFINE_STRUCT_CLK_HW_OMAP(core_l3_ick, "core_l3_clkdm");DEFINE_STRUCT_CLK(core_l3_ick, core_l3_ick_parent_names, core_l4_ick_ops);DEFINE_CLK_FIXED_FACTOR(dpll3_m2x2_ck, "dpll3_m2_ck", &dpll3_m2_ck, 0x0, 2, 1);static struct clk corex2_fck;static const char *corex2_fck_parent_names[] = {	"dpll3_m2x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(corex2_fck, NULL);DEFINE_STRUCT_CLK(corex2_fck, corex2_fck_parent_names, core_ck_ops);static struct clk cpefuse_fck;static struct clk_hw_omap cpefuse_fck_hw = {	.hw = {		.clk = &cpefuse_fck,	},	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),	.enable_bit	= OMAP3430ES2_EN_CPEFUSE_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(cpefuse_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk csi2_96m_fck;static const char *csi2_96m_fck_parent_names[] = {	"core_96m_fck",};static struct clk_hw_omap csi2_96m_fck_hw = {	.hw = {		.clk = &csi2_96m_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_CSI2_SHIFT,	.clkdm_name	= "cam_clkdm",};DEFINE_STRUCT_CLK(csi2_96m_fck, csi2_96m_fck_parent_names, aes2_ick_ops);static struct clk d2d_26m_fck;static struct clk_hw_omap d2d_26m_fck_hw = {	.hw = {		.clk = &d2d_26m_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430ES1_EN_D2D_SHIFT,	.clkdm_name	= "d2d_clkdm",};DEFINE_STRUCT_CLK(d2d_26m_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk des1_ick;static struct clk_hw_omap des1_ick_hw = {	.hw = {		.clk = &des1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),	.enable_bit	= OMAP3430_EN_DES1_SHIFT,};DEFINE_STRUCT_CLK(des1_ick, aes1_ick_parent_names, aes1_ick_ops);static struct clk des2_ick;static struct clk_hw_omap des2_ick_hw = {	.hw = {		.clk = &des2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_DES2_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(des2_ick, aes2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_DIVIDER(dpll1_fck, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),		   OMAP3430_MPU_CLK_SRC_SHIFT, OMAP3430_MPU_CLK_SRC_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll2_fck;static struct dpll_data dpll2_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),	.mult_mask	= OMAP3430_IVA2_DPLL_MULT_MASK,	.div1_mask	= OMAP3430_IVA2_DPLL_DIV_MASK,	.clk_bypass	= &dpll2_fck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430_IVA2_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),	.enable_mask	= OMAP3430_EN_IVA2_DPLL_MASK,	.modes		= ((1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |			   (1 << DPLL_LOW_POWER_BYPASS)),	.auto_recal_bit	= OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),	.autoidle_mask	= OMAP3430_AUTO_IVA2_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),	.idlest_mask	= OMAP3430_ST_IVA2_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll2_ck;static struct clk_hw_omap dpll2_ck_hw = {	.hw = {		.clk = &dpll2_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll2_dd,	.clkdm_name	= "dpll2_clkdm",};DEFINE_STRUCT_CLK(dpll2_ck, dpll3_ck_parent_names, dpll1_ck_ops);DEFINE_CLK_DIVIDER(dpll2_fck, "core_ck", &core_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),		   OMAP3430_IVA2_CLK_SRC_SHIFT, OMAP3430_IVA2_CLK_SRC_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(dpll2_m2_ck, "dpll2_ck", &dpll2_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),		   OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT,		   OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);DEFINE_CLK_DIVIDER(dpll3_m3_ck, "dpll3_ck", &dpll3_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_DIV_DPLL3_SHIFT, OMAP3430_DIV_DPLL3_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll3_m3x2_ck;static const char *dpll3_m3x2_ck_parent_names[] = {	"dpll3_m3_ck",};static struct clk_hw_omap dpll3_m3x2_ck_hw = {	.hw = {		.clk = &dpll3_m3x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_EMU_CORE_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll3_clkdm",};DEFINE_STRUCT_CLK(dpll3_m3x2_ck, dpll3_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll3_m3x2_ck_3630 = {	.name		= "dpll3_m3x2_ck",	.hw		= &dpll3_m3x2_ck_hw.hw,	.parent_names	= dpll3_m3x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll3_m3x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};DEFINE_CLK_FIXED_FACTOR(dpll3_x2_ck, "dpll3_ck", &dpll3_ck, 0x0, 2, 1);DEFINE_CLK_DIVIDER(dpll4_m4_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),		   OMAP3430_CLKSEL_DSS1_SHIFT, OMAP3630_CLKSEL_DSS1_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m4x2_ck;static const char *dpll4_m4x2_ck_parent_names[] = {	"dpll4_m4_ck",};static struct clk_hw_omap dpll4_m4x2_ck_hw = {	.hw = {		.clk = &dpll4_m4x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_DSS1_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m4x2_ck, dpll4_m4x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m4x2_ck_3630 = {	.name		= "dpll4_m4x2_ck",	.hw		= &dpll4_m4x2_ck_hw.hw,	.parent_names	= dpll4_m4x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m4x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};DEFINE_CLK_DIVIDER(dpll4_m6_ck, "dpll4_ck", &dpll4_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_DIV_DPLL4_SHIFT, OMAP3630_DIV_DPLL4_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dpll4_m6x2_ck;static const char *dpll4_m6x2_ck_parent_names[] = {	"dpll4_m6_ck",};static struct clk_hw_omap dpll4_m6x2_ck_hw = {	.hw = {		.clk = &dpll4_m6x2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),	.enable_bit	= OMAP3430_PWRDN_EMU_PERIPH_SHIFT,	.flags		= INVERT_ENABLE,	.clkdm_name	= "dpll4_clkdm",};DEFINE_STRUCT_CLK(dpll4_m6x2_ck, dpll4_m6x2_ck_parent_names, dpll4_m5x2_ck_ops);static struct clk dpll4_m6x2_ck_3630 = {	.name		= "dpll4_m6x2_ck",	.hw		= &dpll4_m6x2_ck_hw.hw,	.parent_names	= dpll4_m6x2_ck_parent_names,	.num_parents	= ARRAY_SIZE(dpll4_m6x2_ck_parent_names),	.ops		= &dpll4_m5x2_ck_3630_ops,};DEFINE_CLK_FIXED_FACTOR(dpll4_x2_ck, "dpll4_ck", &dpll4_ck, 0x0, 2, 1);static struct dpll_data dpll5_dd = {	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),	.mult_mask	= OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,	.div1_mask	= OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,	.clk_bypass	= &sys_ck,	.clk_ref	= &sys_ck,	.freqsel_mask	= OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),	.enable_mask	= OMAP3430ES2_EN_PERIPH2_DPLL_MASK,	.modes		= (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),	.auto_recal_bit	= OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,	.recal_en_bit	= OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,	.recal_st_bit	= OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,	.autoidle_reg	= OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),	.autoidle_mask	= OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,	.idlest_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),	.idlest_mask	= OMAP3430ES2_ST_PERIPH2_CLK_MASK,	.max_multiplier	= OMAP3_MAX_DPLL_MULT,	.min_divider	= 1,	.max_divider	= OMAP3_MAX_DPLL_DIV,};static struct clk dpll5_ck;static struct clk_hw_omap dpll5_ck_hw = {	.hw = {		.clk = &dpll5_ck,	},	.ops		= &clkhwops_omap3_dpll,	.dpll_data	= &dpll5_dd,	.clkdm_name	= "dpll5_clkdm",};DEFINE_STRUCT_CLK(dpll5_ck, dpll3_ck_parent_names, dpll1_ck_ops);DEFINE_CLK_DIVIDER(dpll5_m2_ck, "dpll5_ck", &dpll5_ck, 0x0,		   OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),		   OMAP3430ES2_DIV_120M_SHIFT, OMAP3430ES2_DIV_120M_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk dss1_alwon_fck_3430es1;static const char *dss1_alwon_fck_3430es1_parent_names[] = {	"dpll4_m4x2_ck",};static struct clk_hw_omap dss1_alwon_fck_3430es1_hw = {	.hw = {		.clk = &dss1_alwon_fck_3430es1,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_DSS1_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es1, dss1_alwon_fck_3430es1_parent_names,		  aes2_ick_ops);static struct clk dss1_alwon_fck_3430es2;static struct clk_hw_omap dss1_alwon_fck_3430es2_hw = {	.hw = {		.clk = &dss1_alwon_fck_3430es2,	},	.ops		= &clkhwops_omap3430es2_dss_usbhost_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_DSS1_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es2, dss1_alwon_fck_3430es1_parent_names,		  aes2_ick_ops);static struct clk dss2_alwon_fck;static struct clk_hw_omap dss2_alwon_fck_hw = {	.hw = {		.clk = &dss2_alwon_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_DSS2_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss2_alwon_fck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk dss_96m_fck;static struct clk_hw_omap dss_96m_fck_hw = {	.hw = {		.clk = &dss_96m_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_TV_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_96m_fck, core_96m_fck_parent_names, aes2_ick_ops);static struct clk dss_ick_3430es1;static struct clk_hw_omap dss_ick_3430es1_hw = {	.hw = {		.clk = &dss_ick_3430es1,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_ick_3430es1, security_l4_ick2_parent_names, aes2_ick_ops);static struct clk dss_ick_3430es2;static struct clk_hw_omap dss_ick_3430es2_hw = {	.hw = {		.clk = &dss_ick_3430es2,	},	.ops		= &clkhwops_omap3430es2_iclk_dss_usbhost_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_ick_3430es2, security_l4_ick2_parent_names, aes2_ick_ops);static struct clk dss_tv_fck;static const char *dss_tv_fck_parent_names[] = {	"omap_54m_fck",};static struct clk_hw_omap dss_tv_fck_hw = {	.hw = {		.clk = &dss_tv_fck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_TV_SHIFT,	.clkdm_name	= "dss_clkdm",};DEFINE_STRUCT_CLK(dss_tv_fck, dss_tv_fck_parent_names, aes2_ick_ops);static struct clk emac_fck;static const char *emac_fck_parent_names[] = {	"rmii_ck",};static struct clk_hw_omap emac_fck_hw = {	.hw = {		.clk = &emac_fck,	},	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_CPGMAC_FCLK_SHIFT,};DEFINE_STRUCT_CLK(emac_fck, emac_fck_parent_names, aes1_ick_ops);static struct clk ipss_ick;static const char *ipss_ick_parent_names[] = {	"core_l3_ick",};static struct clk_hw_omap ipss_ick_hw = {	.hw = {		.clk = &ipss_ick,	},	.ops		= &clkhwops_am35xx_ipss_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= AM35XX_EN_IPSS_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(ipss_ick, ipss_ick_parent_names, aes2_ick_ops);static struct clk emac_ick;static const char *emac_ick_parent_names[] = {	"ipss_ick",};static struct clk_hw_omap emac_ick_hw = {	.hw = {		.clk = &emac_ick,	},	.ops		= &clkhwops_am35xx_ipss_module_wait,	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_CPGMAC_VBUSP_CLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(emac_ick, emac_ick_parent_names, aes2_ick_ops);static struct clk emu_core_alwon_ck;static const char *emu_core_alwon_ck_parent_names[] = {	"dpll3_m3x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(emu_core_alwon_ck, "dpll3_clkdm");DEFINE_STRUCT_CLK(emu_core_alwon_ck, emu_core_alwon_ck_parent_names,		  core_l4_ick_ops);static struct clk emu_mpu_alwon_ck;static const char *emu_mpu_alwon_ck_parent_names[] = {	"mpu_ck",};DEFINE_STRUCT_CLK_HW_OMAP(emu_mpu_alwon_ck, NULL);DEFINE_STRUCT_CLK(emu_mpu_alwon_ck, emu_mpu_alwon_ck_parent_names, core_ck_ops);static struct clk emu_per_alwon_ck;static const char *emu_per_alwon_ck_parent_names[] = {	"dpll4_m6x2_ck",};DEFINE_STRUCT_CLK_HW_OMAP(emu_per_alwon_ck, "dpll4_clkdm");DEFINE_STRUCT_CLK(emu_per_alwon_ck, emu_per_alwon_ck_parent_names,		  core_l4_ick_ops);static const char *emu_src_ck_parent_names[] = {	"sys_ck", "emu_core_alwon_ck", "emu_per_alwon_ck", "emu_mpu_alwon_ck",};static const struct clksel_rate emu_src_sys_rates[] = {	{ .div = 1, .val = 0, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel_rate emu_src_core_rates[] = {	{ .div = 1, .val = 1, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel_rate emu_src_per_rates[] = {	{ .div = 1, .val = 2, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel_rate emu_src_mpu_rates[] = {	{ .div = 1, .val = 3, .flags = RATE_IN_3XXX },	{ .div = 0 },};static const struct clksel emu_src_clksel[] = {	{ .parent = &sys_ck,		.rates = emu_src_sys_rates },	{ .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },	{ .parent = &emu_per_alwon_ck,	.rates = emu_src_per_rates },	{ .parent = &emu_mpu_alwon_ck,	.rates = emu_src_mpu_rates },	{ .parent = NULL },};static const struct clk_ops emu_src_ck_ops = {	.init		= &omap2_init_clk_clkdm,	.recalc_rate	= &omap2_clksel_recalc,	.get_parent	= &omap2_clksel_find_parent_index,	.set_parent	= &omap2_clksel_set_parent,	.enable		= &omap2_clkops_enable_clkdm,	.disable	= &omap2_clkops_disable_clkdm,};static struct clk emu_src_ck;static struct clk_hw_omap emu_src_ck_hw = {	.hw = {		.clk = &emu_src_ck,	},	.clksel		= emu_src_clksel,	.clksel_reg	= OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),	.clksel_mask	= OMAP3430_MUX_CTRL_MASK,	.clkdm_name	= "emu_clkdm",};DEFINE_STRUCT_CLK(emu_src_ck, emu_src_ck_parent_names, emu_src_ck_ops);DEFINE_CLK_DIVIDER(atclk_fck, "emu_src_ck", &emu_src_ck, 0x0,		   OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),		   OMAP3430_CLKSEL_ATCLK_SHIFT, OMAP3430_CLKSEL_ATCLK_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk fac_ick;static struct clk_hw_omap fac_ick_hw = {	.hw = {		.clk = &fac_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430ES1_EN_FAC_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fac_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk fshostusb_fck;static const char *fshostusb_fck_parent_names[] = {	"core_48m_fck",};static struct clk_hw_omap fshostusb_fck_hw = {	.hw = {		.clk = &fshostusb_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430ES1_EN_FSHOSTUSB_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(fshostusb_fck, fshostusb_fck_parent_names, aes2_ick_ops);static struct clk gfx_l3_ck;static struct clk_hw_omap gfx_l3_ck_hw = {	.hw = {		.clk = &gfx_l3_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),	.enable_bit	= OMAP_EN_GFX_SHIFT,	.clkdm_name	= "gfx_3430es1_clkdm",};DEFINE_STRUCT_CLK(gfx_l3_ck, core_l3_ick_parent_names, aes1_ick_ops);DEFINE_CLK_DIVIDER(gfx_l3_fck, "l3_ick", &l3_ick, 0x0,		   OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),		   OMAP_CLKSEL_GFX_SHIFT, OMAP_CLKSEL_GFX_WIDTH,		   CLK_DIVIDER_ONE_BASED, NULL);static struct clk gfx_cg1_ck;static const char *gfx_cg1_ck_parent_names[] = {	"gfx_l3_fck",};static struct clk_hw_omap gfx_cg1_ck_hw = {	.hw = {		.clk = &gfx_cg1_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430ES1_EN_2D_SHIFT,	.clkdm_name	= "gfx_3430es1_clkdm",};DEFINE_STRUCT_CLK(gfx_cg1_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);static struct clk gfx_cg2_ck;static struct clk_hw_omap gfx_cg2_ck_hw = {	.hw = {		.clk = &gfx_cg2_ck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430ES1_EN_3D_SHIFT,	.clkdm_name	= "gfx_3430es1_clkdm",};DEFINE_STRUCT_CLK(gfx_cg2_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);static struct clk gfx_l3_ick;static const char *gfx_l3_ick_parent_names[] = {	"gfx_l3_ck",};DEFINE_STRUCT_CLK_HW_OMAP(gfx_l3_ick, "gfx_3430es1_clkdm");DEFINE_STRUCT_CLK(gfx_l3_ick, gfx_l3_ick_parent_names, core_l4_ick_ops);static struct clk wkup_32k_fck;static const char *wkup_32k_fck_parent_names[] = {	"omap_32k_fck",};DEFINE_STRUCT_CLK_HW_OMAP(wkup_32k_fck, "wkup_clkdm");DEFINE_STRUCT_CLK(wkup_32k_fck, wkup_32k_fck_parent_names, core_l4_ick_ops);static struct clk gpio1_dbck;static const char *gpio1_dbck_parent_names[] = {	"wkup_32k_fck",};static struct clk_hw_omap gpio1_dbck_hw = {	.hw = {		.clk = &gpio1_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpio1_dbck, gpio1_dbck_parent_names, aes2_ick_ops);static struct clk wkup_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(wkup_l4_ick, "wkup_clkdm");DEFINE_STRUCT_CLK(wkup_l4_ick, dpll3_ck_parent_names, core_l4_ick_ops);static struct clk gpio1_ick;static const char *gpio1_ick_parent_names[] = {	"wkup_l4_ick",};static struct clk_hw_omap gpio1_ick_hw = {	.hw = {		.clk = &gpio1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpio1_ick, gpio1_ick_parent_names, aes2_ick_ops);static struct clk per_32k_alwon_fck;DEFINE_STRUCT_CLK_HW_OMAP(per_32k_alwon_fck, "per_clkdm");DEFINE_STRUCT_CLK(per_32k_alwon_fck, wkup_32k_fck_parent_names,		  core_l4_ick_ops);static struct clk gpio2_dbck;static const char *gpio2_dbck_parent_names[] = {	"per_32k_alwon_fck",};static struct clk_hw_omap gpio2_dbck_hw = {	.hw = {		.clk = &gpio2_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio2_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk per_l4_ick;DEFINE_STRUCT_CLK_HW_OMAP(per_l4_ick, "per_clkdm");DEFINE_STRUCT_CLK(per_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);static struct clk gpio2_ick;static const char *gpio2_ick_parent_names[] = {	"per_l4_ick",};static struct clk_hw_omap gpio2_ick_hw = {	.hw = {		.clk = &gpio2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO2_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio2_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio3_dbck;static struct clk_hw_omap gpio3_dbck_hw = {	.hw = {		.clk = &gpio3_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio3_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio3_ick;static struct clk_hw_omap gpio3_ick_hw = {	.hw = {		.clk = &gpio3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO3_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio3_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio4_dbck;static struct clk_hw_omap gpio4_dbck_hw = {	.hw = {		.clk = &gpio4_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio4_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio4_ick;static struct clk_hw_omap gpio4_ick_hw = {	.hw = {		.clk = &gpio4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO4_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio4_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio5_dbck;static struct clk_hw_omap gpio5_dbck_hw = {	.hw = {		.clk = &gpio5_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio5_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio5_ick;static struct clk_hw_omap gpio5_ick_hw = {	.hw = {		.clk = &gpio5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO5_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio5_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpio6_dbck;static struct clk_hw_omap gpio6_dbck_hw = {	.hw = {		.clk = &gpio6_dbck,	},	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio6_dbck, gpio2_dbck_parent_names, aes2_ick_ops);static struct clk gpio6_ick;static struct clk_hw_omap gpio6_ick_hw = {	.hw = {		.clk = &gpio6_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPIO6_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpio6_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk gpmc_fck;static struct clk_hw_omap gpmc_fck_hw = {	.hw = {		.clk = &gpmc_fck,	},	.flags		= ENABLE_ON_INIT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(gpmc_fck, ipss_ick_parent_names, core_l4_ick_ops);static const struct clksel omap343x_gpt_clksel[] = {	{ .parent = &omap_32k_fck, .rates = gpt_32k_rates },	{ .parent = &sys_ck, .rates = gpt_sys_rates },	{ .parent = NULL },};static const char *gpt10_fck_parent_names[] = {	"omap_32k_fck", "sys_ck",};DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT10_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_GPT10_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt10_ick;static struct clk_hw_omap gpt10_ick_hw = {	.hw = {		.clk = &gpt10_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_GPT10_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt10_ick, aes2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT11_MASK,			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),			 OMAP3430_EN_GPT11_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt11_ick;static struct clk_hw_omap gpt11_ick_hw = {	.hw = {		.clk = &gpt11_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_GPT11_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(gpt11_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk gpt12_fck;static const char *gpt12_fck_parent_names[] = {	"secure_32k_fck",};DEFINE_STRUCT_CLK_HW_OMAP(gpt12_fck, "wkup_clkdm");DEFINE_STRUCT_CLK(gpt12_fck, gpt12_fck_parent_names, core_l4_ick_ops);static struct clk gpt12_ick;static struct clk_hw_omap gpt12_ick_hw = {	.hw = {		.clk = &gpt12_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT12_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpt12_ick, gpio1_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT1_MASK,			 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt1_ick;static struct clk_hw_omap gpt1_ick_hw = {	.hw = {		.clk = &gpt1_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT1_SHIFT,	.clkdm_name	= "wkup_clkdm",};DEFINE_STRUCT_CLK(gpt1_ick, gpio1_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT2_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT2_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt2_ick;static struct clk_hw_omap gpt2_ick_hw = {	.hw = {		.clk = &gpt2_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT2_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt2_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT3_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT3_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt3_ick;static struct clk_hw_omap gpt3_ick_hw = {	.hw = {		.clk = &gpt3_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT3_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt3_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT4_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT4_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt4_ick;static struct clk_hw_omap gpt4_ick_hw = {	.hw = {		.clk = &gpt4_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT4_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt4_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT5_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT5_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt5_ick;static struct clk_hw_omap gpt5_ick_hw = {	.hw = {		.clk = &gpt5_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT5_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt5_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT6_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT6_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt6_ick;static struct clk_hw_omap gpt6_ick_hw = {	.hw = {		.clk = &gpt6_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT6_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt6_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT7_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT7_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt7_ick;static struct clk_hw_omap gpt7_ick_hw = {	.hw = {		.clk = &gpt7_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT7_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt7_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT8_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT8_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt8_ick;static struct clk_hw_omap gpt8_ick_hw = {	.hw = {		.clk = &gpt8_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT8_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt8_ick, gpio2_ick_parent_names, aes2_ick_ops);DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "per_clkdm", omap343x_gpt_clksel,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),			 OMAP3430_CLKSEL_GPT9_MASK,			 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),			 OMAP3430_EN_GPT9_SHIFT, &clkhwops_wait,			 gpt10_fck_parent_names, clkout2_src_ck_ops);static struct clk gpt9_ick;static struct clk_hw_omap gpt9_ick_hw = {	.hw = {		.clk = &gpt9_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),	.enable_bit	= OMAP3430_EN_GPT9_SHIFT,	.clkdm_name	= "per_clkdm",};DEFINE_STRUCT_CLK(gpt9_ick, gpio2_ick_parent_names, aes2_ick_ops);static struct clk hdq_fck;static const char *hdq_fck_parent_names[] = {	"core_12m_fck",};static struct clk_hw_omap hdq_fck_hw = {	.hw = {		.clk = &hdq_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_HDQ_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(hdq_fck, hdq_fck_parent_names, aes2_ick_ops);static struct clk hdq_ick;static struct clk_hw_omap hdq_ick_hw = {	.hw = {		.clk = &hdq_ick,	},	.ops		= &clkhwops_iclk_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_HDQ_SHIFT,	.clkdm_name	= "core_l4_clkdm",};DEFINE_STRUCT_CLK(hdq_ick, aes2_ick_parent_names, aes2_ick_ops);static struct clk hecc_ck;static struct clk_hw_omap hecc_ck_hw = {	.hw = {		.clk = &hecc_ck,	},	.ops		= &clkhwops_am35xx_ipss_module_wait,	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_HECC_VBUSP_CLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hecc_ck, dpll3_ck_parent_names, aes2_ick_ops);static struct clk hsotgusb_fck_am35xx;static struct clk_hw_omap hsotgusb_fck_am35xx_hw = {	.hw = {		.clk = &hsotgusb_fck_am35xx,	},	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_USBOTG_FCLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_fck_am35xx, dpll3_ck_parent_names, aes2_ick_ops);static struct clk hsotgusb_ick_3430es1;static struct clk_hw_omap hsotgusb_ick_3430es1_hw = {	.hw = {		.clk = &hsotgusb_ick_3430es1,	},	.ops		= &clkhwops_iclk,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_HSOTGUSB_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_ick_3430es1, ipss_ick_parent_names, aes2_ick_ops);static struct clk hsotgusb_ick_3430es2;static struct clk_hw_omap hsotgusb_ick_3430es2_hw = {	.hw = {		.clk = &hsotgusb_ick_3430es2,	},	.ops		= &clkhwops_omap3430es2_iclk_hsotgusb_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),	.enable_bit	= OMAP3430_EN_HSOTGUSB_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_ick_3430es2, ipss_ick_parent_names, aes2_ick_ops);static struct clk hsotgusb_ick_am35xx;static struct clk_hw_omap hsotgusb_ick_am35xx_hw = {	.hw = {		.clk = &hsotgusb_ick_am35xx,	},	.ops		= &clkhwops_am35xx_ipss_module_wait,	.enable_reg	= OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),	.enable_bit	= AM35XX_USBOTG_VBUSP_CLK_SHIFT,	.clkdm_name	= "core_l3_clkdm",};DEFINE_STRUCT_CLK(hsotgusb_ick_am35xx, emac_ick_parent_names, aes2_ick_ops);static struct clk i2c1_fck;static struct clk_hw_omap i2c1_fck_hw = {	.hw = {		.clk = &i2c1_fck,	},	.ops		= &clkhwops_wait,	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),	.enable_bit	= OMAP3430_EN_I2C1_SHIFT,
 |