| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228 | /* * Copyright 2008-2010 Analog Devices Inc. * * Licensed under the Clear BSD license or the GPL-2 (or later) */#ifndef _DEF_BF538_H#define _DEF_BF538_H/* Clock/Regulator Control (0xFFC00000 - 0xFFC000FF) */#define	PLL_CTL			0xFFC00000	/* PLL Control register (16-bit) */#define	PLL_DIV			0xFFC00004	/* PLL Divide Register (16-bit) */#define	VR_CTL			0xFFC00008	/* Voltage Regulator Control Register (16-bit) */#define	PLL_STAT		0xFFC0000C	/* PLL Status register (16-bit) */#define	PLL_LOCKCNT		0xFFC00010	/* PLL Lock	Count register (16-bit) */#define	CHIPID			0xFFC00014	/* Chip	ID Register *//* CHIPID Masks */#define CHIPID_VERSION         0xF0000000#define CHIPID_FAMILY          0x0FFFF000#define CHIPID_MANUFACTURE     0x00000FFE/* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */#define	SWRST			0xFFC00100  /* Software	Reset Register (16-bit) */#define	SYSCR			0xFFC00104  /* System Configuration registe */#define	SIC_RVECT		0xFFC00108#define	SIC_IMASK0		0xFFC0010C  /* Interrupt Mask Register */#define	SIC_IAR0		0xFFC00110  /* Interrupt Assignment Register 0 */#define	SIC_IAR1		0xFFC00114  /* Interrupt Assignment Register 1 */#define	SIC_IAR2		0xFFC00118  /* Interrupt Assignment Register 2 */#define	SIC_IAR3			0xFFC0011C	/* Interrupt Assignment	Register 3 */#define	SIC_ISR0			0xFFC00120  /* Interrupt Status	Register */#define	SIC_IWR0			0xFFC00124  /* Interrupt Wakeup	Register */#define	SIC_IMASK1			0xFFC00128	/* Interrupt Mask Register 1 */#define	SIC_ISR1			0xFFC0012C	/* Interrupt Status Register 1 */#define	SIC_IWR1			0xFFC00130	/* Interrupt Wakeup Register 1 */#define	SIC_IAR4			0xFFC00134	/* Interrupt Assignment	Register 4 */#define	SIC_IAR5			0xFFC00138	/* Interrupt Assignment	Register 5 */#define	SIC_IAR6			0xFFC0013C	/* Interrupt Assignment	Register 6 *//* Watchdog Timer (0xFFC00200 -	0xFFC002FF) */#define	WDOG_CTL	0xFFC00200  /* Watchdog	Control	Register */#define	WDOG_CNT	0xFFC00204  /* Watchdog	Count Register */#define	WDOG_STAT	0xFFC00208  /* Watchdog	Status Register *//* Real	Time Clock (0xFFC00300 - 0xFFC003FF) */#define	RTC_STAT	0xFFC00300  /* RTC Status Register */#define	RTC_ICTL	0xFFC00304  /* RTC Interrupt Control Register */#define	RTC_ISTAT	0xFFC00308  /* RTC Interrupt Status Register */#define	RTC_SWCNT	0xFFC0030C  /* RTC Stopwatch Count Register */#define	RTC_ALARM	0xFFC00310  /* RTC Alarm Time Register */#define	RTC_FAST	0xFFC00314  /* RTC Prescaler Enable Register */#define	RTC_PREN		0xFFC00314  /* RTC Prescaler Enable Register (alternate	macro) *//* UART0 Controller (0xFFC00400	- 0xFFC004FF) */#define	UART0_THR	      0xFFC00400  /* Transmit Holding register */#define	UART0_RBR	      0xFFC00400  /* Receive Buffer register */#define	UART0_DLL	      0xFFC00400  /* Divisor Latch (Low-Byte) */#define	UART0_IER	      0xFFC00404  /* Interrupt Enable Register */#define	UART0_DLH	      0xFFC00404  /* Divisor Latch (High-Byte) */#define	UART0_IIR	      0xFFC00408  /* Interrupt Identification Register */#define	UART0_LCR	      0xFFC0040C  /* Line Control Register */#define	UART0_MCR			 0xFFC00410  /*	Modem Control Register */#define	UART0_LSR	      0xFFC00414  /* Line Status Register */#define	UART0_SCR	      0xFFC0041C  /* SCR Scratch Register */#define	UART0_GCTL		     0xFFC00424	 /* Global Control Register *//* SPI0	Controller (0xFFC00500 - 0xFFC005FF) */#define	SPI0_CTL			0xFFC00500  /* SPI0 Control Register */#define	SPI0_FLG			0xFFC00504  /* SPI0 Flag register */#define	SPI0_STAT			0xFFC00508  /* SPI0 Status register */#define	SPI0_TDBR			0xFFC0050C  /* SPI0 Transmit Data Buffer Register */#define	SPI0_RDBR			0xFFC00510  /* SPI0 Receive Data Buffer	Register */#define	SPI0_BAUD			0xFFC00514  /* SPI0 Baud rate Register */#define	SPI0_SHADOW			0xFFC00518  /* SPI0_RDBR Shadow	Register */#define SPI0_REGBASE			SPI0_CTL/* TIMER 0, 1, 2 Registers (0xFFC00600 - 0xFFC006FF) */#define	TIMER0_CONFIG			0xFFC00600     /* Timer	0 Configuration	Register */#define	TIMER0_COUNTER				0xFFC00604     /* Timer	0 Counter Register */#define	TIMER0_PERIOD			0xFFC00608     /* Timer	0 Period Register */#define	TIMER0_WIDTH			0xFFC0060C     /* Timer	0 Width	Register */#define	TIMER1_CONFIG			0xFFC00610	/*  Timer 1 Configuration Register   */#define	TIMER1_COUNTER			0xFFC00614	/*  Timer 1 Counter Register	     */#define	TIMER1_PERIOD			0xFFC00618	/*  Timer 1 Period Register	     */#define	TIMER1_WIDTH			0xFFC0061C	/*  Timer 1 Width Register	     */#define	TIMER2_CONFIG			0xFFC00620	/* Timer 2 Configuration Register   */#define	TIMER2_COUNTER			0xFFC00624	/* Timer 2 Counter Register	    */#define	TIMER2_PERIOD			0xFFC00628	/* Timer 2 Period Register	    */#define	TIMER2_WIDTH			0xFFC0062C	/* Timer 2 Width Register	    */#define	TIMER_ENABLE				0xFFC00640	/* Timer Enable	Register */#define	TIMER_DISABLE				0xFFC00644	/* Timer Disable Register */#define	TIMER_STATUS				0xFFC00648	/* Timer Status	Register *//* Programmable	Flags (0xFFC00700 - 0xFFC007FF) */#define	FIO_FLAG_D				0xFFC00700  /* Flag Mask to directly specify state of pins */#define	FIO_FLAG_C			0xFFC00704  /* Peripheral Interrupt Flag Register (clear) */#define	FIO_FLAG_S			0xFFC00708  /* Peripheral Interrupt Flag Register (set) */#define	FIO_FLAG_T					0xFFC0070C  /* Flag Mask to directly toggle state of pins */#define	FIO_MASKA_D			0xFFC00710  /* Flag Mask Interrupt A Register (set directly) */#define	FIO_MASKA_C			0xFFC00714  /* Flag Mask Interrupt A Register (clear) */#define	FIO_MASKA_S			0xFFC00718  /* Flag Mask Interrupt A Register (set) */#define	FIO_MASKA_T			0xFFC0071C  /* Flag Mask Interrupt A Register (toggle) */#define	FIO_MASKB_D			0xFFC00720  /* Flag Mask Interrupt B Register (set directly) */#define	FIO_MASKB_C			0xFFC00724  /* Flag Mask Interrupt B Register (clear) */#define	FIO_MASKB_S			0xFFC00728  /* Flag Mask Interrupt B Register (set) */#define	FIO_MASKB_T			0xFFC0072C  /* Flag Mask Interrupt B Register (toggle) */#define	FIO_DIR				0xFFC00730  /* Peripheral Flag Direction Register */#define	FIO_POLAR			0xFFC00734  /* Flag Source Polarity Register */#define	FIO_EDGE			0xFFC00738  /* Flag Source Sensitivity Register */#define	FIO_BOTH			0xFFC0073C  /* Flag Set	on BOTH	Edges Register */#define	FIO_INEN					0xFFC00740  /* Flag Input Enable Register  *//* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */#define	SPORT0_TCR1				0xFFC00800  /* SPORT0 Transmit Configuration 1 Register */#define	SPORT0_TCR2				0xFFC00804  /* SPORT0 Transmit Configuration 2 Register */#define	SPORT0_TCLKDIV			0xFFC00808  /* SPORT0 Transmit Clock Divider */#define	SPORT0_TFSDIV			0xFFC0080C  /* SPORT0 Transmit Frame Sync Divider */#define	SPORT0_TX			0xFFC00810  /* SPORT0 TX Data Register */#define	SPORT0_RX			0xFFC00818  /* SPORT0 RX Data Register */#define	SPORT0_RCR1				0xFFC00820  /* SPORT0 Transmit Configuration 1 Register */#define	SPORT0_RCR2				0xFFC00824  /* SPORT0 Transmit Configuration 2 Register */#define	SPORT0_RCLKDIV			0xFFC00828  /* SPORT0 Receive Clock Divider */#define	SPORT0_RFSDIV			0xFFC0082C  /* SPORT0 Receive Frame Sync Divider */#define	SPORT0_STAT			0xFFC00830  /* SPORT0 Status Register */#define	SPORT0_CHNL			0xFFC00834  /* SPORT0 Current Channel Register */#define	SPORT0_MCMC1			0xFFC00838  /* SPORT0 Multi-Channel Configuration Register 1 */#define	SPORT0_MCMC2			0xFFC0083C  /* SPORT0 Multi-Channel Configuration Register 2 */#define	SPORT0_MTCS0			0xFFC00840  /* SPORT0 Multi-Channel Transmit Select Register 0 */#define	SPORT0_MTCS1			0xFFC00844  /* SPORT0 Multi-Channel Transmit Select Register 1 */#define	SPORT0_MTCS2			0xFFC00848  /* SPORT0 Multi-Channel Transmit Select Register 2 */#define	SPORT0_MTCS3			0xFFC0084C  /* SPORT0 Multi-Channel Transmit Select Register 3 */#define	SPORT0_MRCS0			0xFFC00850  /* SPORT0 Multi-Channel Receive Select Register 0 */#define	SPORT0_MRCS1			0xFFC00854  /* SPORT0 Multi-Channel Receive Select Register 1 */#define	SPORT0_MRCS2			0xFFC00858  /* SPORT0 Multi-Channel Receive Select Register 2 */#define	SPORT0_MRCS3			0xFFC0085C  /* SPORT0 Multi-Channel Receive Select Register 3 *//* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */#define	SPORT1_TCR1				0xFFC00900  /* SPORT1 Transmit Configuration 1 Register */#define	SPORT1_TCR2				0xFFC00904  /* SPORT1 Transmit Configuration 2 Register */#define	SPORT1_TCLKDIV			0xFFC00908  /* SPORT1 Transmit Clock Divider */#define	SPORT1_TFSDIV			0xFFC0090C  /* SPORT1 Transmit Frame Sync Divider */#define	SPORT1_TX			0xFFC00910  /* SPORT1 TX Data Register */#define	SPORT1_RX			0xFFC00918  /* SPORT1 RX Data Register */#define	SPORT1_RCR1				0xFFC00920  /* SPORT1 Transmit Configuration 1 Register */#define	SPORT1_RCR2				0xFFC00924  /* SPORT1 Transmit Configuration 2 Register */#define	SPORT1_RCLKDIV			0xFFC00928  /* SPORT1 Receive Clock Divider */#define	SPORT1_RFSDIV			0xFFC0092C  /* SPORT1 Receive Frame Sync Divider */#define	SPORT1_STAT			0xFFC00930  /* SPORT1 Status Register */#define	SPORT1_CHNL			0xFFC00934  /* SPORT1 Current Channel Register */#define	SPORT1_MCMC1			0xFFC00938  /* SPORT1 Multi-Channel Configuration Register 1 */#define	SPORT1_MCMC2			0xFFC0093C  /* SPORT1 Multi-Channel Configuration Register 2 */#define	SPORT1_MTCS0			0xFFC00940  /* SPORT1 Multi-Channel Transmit Select Register 0 */#define	SPORT1_MTCS1			0xFFC00944  /* SPORT1 Multi-Channel Transmit Select Register 1 */#define	SPORT1_MTCS2			0xFFC00948  /* SPORT1 Multi-Channel Transmit Select Register 2 */#define	SPORT1_MTCS3			0xFFC0094C  /* SPORT1 Multi-Channel Transmit Select Register 3 */#define	SPORT1_MRCS0			0xFFC00950  /* SPORT1 Multi-Channel Receive Select Register 0 */#define	SPORT1_MRCS1			0xFFC00954  /* SPORT1 Multi-Channel Receive Select Register 1 */#define	SPORT1_MRCS2			0xFFC00958  /* SPORT1 Multi-Channel Receive Select Register 2 */#define	SPORT1_MRCS3			0xFFC0095C  /* SPORT1 Multi-Channel Receive Select Register 3 *//* External Bus	Interface Unit (0xFFC00A00 - 0xFFC00AFF) *//* Asynchronous	Memory Controller  */#define	EBIU_AMGCTL			0xFFC00A00  /* Asynchronous Memory Global Control Register */#define	EBIU_AMBCTL0		0xFFC00A04  /* Asynchronous Memory Bank	Control	Register 0 */#define	EBIU_AMBCTL1		0xFFC00A08  /* Asynchronous Memory Bank	Control	Register 1 *//* SDRAM Controller */#define	EBIU_SDGCTL			0xFFC00A10  /* SDRAM Global Control Register */#define	EBIU_SDBCTL			0xFFC00A14  /* SDRAM Bank Control Register */#define	EBIU_SDRRC			0xFFC00A18  /* SDRAM Refresh Rate Control Register */#define	EBIU_SDSTAT			0xFFC00A1C  /* SDRAM Status Register *//* DMA Controller 0 Traffic Control Registers (0xFFC00B00 - 0xFFC00BFF) */#define	DMAC0_TC_PER			0xFFC00B0C	/* DMA Controller 0 Traffic Control Periods Register */#define	DMAC0_TC_CNT			0xFFC00B10	/* DMA Controller 0 Traffic Control Current Counts Register *//* DMA Controller 0 (0xFFC00C00	- 0xFFC00FFF)							 */#define	DMA0_NEXT_DESC_PTR		0xFFC00C00	/* DMA Channel 0 Next Descriptor Pointer Register */#define	DMA0_START_ADDR			0xFFC00C04	/* DMA Channel 0 Start Address Register */#define	DMA0_CONFIG				0xFFC00C08	/* DMA Channel 0 Configuration Register */#define	DMA0_X_COUNT			0xFFC00C10	/* DMA Channel 0 X Count Register */#define	DMA0_X_MODIFY			0xFFC00C14	/* DMA Channel 0 X Modify Register */#define	DMA0_Y_COUNT			0xFFC00C18	/* DMA Channel 0 Y Count Register */#define	DMA0_Y_MODIFY			0xFFC00C1C	/* DMA Channel 0 Y Modify Register */#define	DMA0_CURR_DESC_PTR		0xFFC00C20	/* DMA Channel 0 Current Descriptor Pointer Register */#define	DMA0_CURR_ADDR			0xFFC00C24	/* DMA Channel 0 Current Address Register */#define	DMA0_IRQ_STATUS			0xFFC00C28	/* DMA Channel 0 Interrupt/Status Register */#define	DMA0_PERIPHERAL_MAP		0xFFC00C2C	/* DMA Channel 0 Peripheral Map	Register */#define	DMA0_CURR_X_COUNT		0xFFC00C30	/* DMA Channel 0 Current X Count Register */#define	DMA0_CURR_Y_COUNT		0xFFC00C38	/* DMA Channel 0 Current Y Count Register */#define	DMA1_NEXT_DESC_PTR		0xFFC00C40	/* DMA Channel 1 Next Descriptor Pointer Register */#define	DMA1_START_ADDR			0xFFC00C44	/* DMA Channel 1 Start Address Register */#define	DMA1_CONFIG				0xFFC00C48	/* DMA Channel 1 Configuration Register */#define	DMA1_X_COUNT			0xFFC00C50	/* DMA Channel 1 X Count Register */#define	DMA1_X_MODIFY			0xFFC00C54	/* DMA Channel 1 X Modify Register */#define	DMA1_Y_COUNT			0xFFC00C58	/* DMA Channel 1 Y Count Register */#define	DMA1_Y_MODIFY			0xFFC00C5C	/* DMA Channel 1 Y Modify Register */#define	DMA1_CURR_DESC_PTR		0xFFC00C60	/* DMA Channel 1 Current Descriptor Pointer Register */#define	DMA1_CURR_ADDR			0xFFC00C64	/* DMA Channel 1 Current Address Register */#define	DMA1_IRQ_STATUS			0xFFC00C68	/* DMA Channel 1 Interrupt/Status Register */#define	DMA1_PERIPHERAL_MAP		0xFFC00C6C	/* DMA Channel 1 Peripheral Map	Register */#define	DMA1_CURR_X_COUNT		0xFFC00C70	/* DMA Channel 1 Current X Count Register */#define	DMA1_CURR_Y_COUNT		0xFFC00C78	/* DMA Channel 1 Current Y Count Register */#define	DMA2_NEXT_DESC_PTR		0xFFC00C80	/* DMA Channel 2 Next Descriptor Pointer Register */#define	DMA2_START_ADDR			0xFFC00C84	/* DMA Channel 2 Start Address Register */#define	DMA2_CONFIG				0xFFC00C88	/* DMA Channel 2 Configuration Register */#define	DMA2_X_COUNT			0xFFC00C90	/* DMA Channel 2 X Count Register */#define	DMA2_X_MODIFY			0xFFC00C94	/* DMA Channel 2 X Modify Register */#define	DMA2_Y_COUNT			0xFFC00C98	/* DMA Channel 2 Y Count Register */#define	DMA2_Y_MODIFY			0xFFC00C9C	/* DMA Channel 2 Y Modify Register */#define	DMA2_CURR_DESC_PTR		0xFFC00CA0	/* DMA Channel 2 Current Descriptor Pointer Register */#define	DMA2_CURR_ADDR			0xFFC00CA4	/* DMA Channel 2 Current Address Register */#define	DMA2_IRQ_STATUS			0xFFC00CA8	/* DMA Channel 2 Interrupt/Status Register */#define	DMA2_PERIPHERAL_MAP		0xFFC00CAC	/* DMA Channel 2 Peripheral Map	Register */#define	DMA2_CURR_X_COUNT		0xFFC00CB0	/* DMA Channel 2 Current X Count Register */#define	DMA2_CURR_Y_COUNT		0xFFC00CB8	/* DMA Channel 2 Current Y Count Register */#define	DMA3_NEXT_DESC_PTR		0xFFC00CC0	/* DMA Channel 3 Next Descriptor Pointer Register */#define	DMA3_START_ADDR			0xFFC00CC4	/* DMA Channel 3 Start Address Register */#define	DMA3_CONFIG				0xFFC00CC8	/* DMA Channel 3 Configuration Register */#define	DMA3_X_COUNT			0xFFC00CD0	/* DMA Channel 3 X Count Register */#define	DMA3_X_MODIFY			0xFFC00CD4	/* DMA Channel 3 X Modify Register */#define	DMA3_Y_COUNT			0xFFC00CD8	/* DMA Channel 3 Y Count Register */#define	DMA3_Y_MODIFY			0xFFC00CDC	/* DMA Channel 3 Y Modify Register */#define	DMA3_CURR_DESC_PTR		0xFFC00CE0	/* DMA Channel 3 Current Descriptor Pointer Register */#define	DMA3_CURR_ADDR			0xFFC00CE4	/* DMA Channel 3 Current Address Register */#define	DMA3_IRQ_STATUS			0xFFC00CE8	/* DMA Channel 3 Interrupt/Status Register */#define	DMA3_PERIPHERAL_MAP		0xFFC00CEC	/* DMA Channel 3 Peripheral Map	Register */#define	DMA3_CURR_X_COUNT		0xFFC00CF0	/* DMA Channel 3 Current X Count Register */#define	DMA3_CURR_Y_COUNT		0xFFC00CF8	/* DMA Channel 3 Current Y Count Register */#define	DMA4_NEXT_DESC_PTR		0xFFC00D00	/* DMA Channel 4 Next Descriptor Pointer Register */#define	DMA4_START_ADDR			0xFFC00D04	/* DMA Channel 4 Start Address Register */#define	DMA4_CONFIG				0xFFC00D08	/* DMA Channel 4 Configuration Register */#define	DMA4_X_COUNT			0xFFC00D10	/* DMA Channel 4 X Count Register */#define	DMA4_X_MODIFY			0xFFC00D14	/* DMA Channel 4 X Modify Register */#define	DMA4_Y_COUNT			0xFFC00D18	/* DMA Channel 4 Y Count Register */#define	DMA4_Y_MODIFY			0xFFC00D1C	/* DMA Channel 4 Y Modify Register */#define	DMA4_CURR_DESC_PTR		0xFFC00D20	/* DMA Channel 4 Current Descriptor Pointer Register */#define	DMA4_CURR_ADDR			0xFFC00D24	/* DMA Channel 4 Current Address Register */#define	DMA4_IRQ_STATUS			0xFFC00D28	/* DMA Channel 4 Interrupt/Status Register */#define	DMA4_PERIPHERAL_MAP		0xFFC00D2C	/* DMA Channel 4 Peripheral Map	Register */#define	DMA4_CURR_X_COUNT		0xFFC00D30	/* DMA Channel 4 Current X Count Register */#define	DMA4_CURR_Y_COUNT		0xFFC00D38	/* DMA Channel 4 Current Y Count Register */#define	DMA5_NEXT_DESC_PTR		0xFFC00D40	/* DMA Channel 5 Next Descriptor Pointer Register */#define	DMA5_START_ADDR			0xFFC00D44	/* DMA Channel 5 Start Address Register */#define	DMA5_CONFIG				0xFFC00D48	/* DMA Channel 5 Configuration Register */#define	DMA5_X_COUNT			0xFFC00D50	/* DMA Channel 5 X Count Register */#define	DMA5_X_MODIFY			0xFFC00D54	/* DMA Channel 5 X Modify Register */#define	DMA5_Y_COUNT			0xFFC00D58	/* DMA Channel 5 Y Count Register */#define	DMA5_Y_MODIFY			0xFFC00D5C	/* DMA Channel 5 Y Modify Register */#define	DMA5_CURR_DESC_PTR		0xFFC00D60	/* DMA Channel 5 Current Descriptor Pointer Register */#define	DMA5_CURR_ADDR			0xFFC00D64	/* DMA Channel 5 Current Address Register */#define	DMA5_IRQ_STATUS			0xFFC00D68	/* DMA Channel 5 Interrupt/Status Register */#define	DMA5_PERIPHERAL_MAP		0xFFC00D6C	/* DMA Channel 5 Peripheral Map	Register */#define	DMA5_CURR_X_COUNT		0xFFC00D70	/* DMA Channel 5 Current X Count Register */#define	DMA5_CURR_Y_COUNT		0xFFC00D78	/* DMA Channel 5 Current Y Count Register */#define	DMA6_NEXT_DESC_PTR		0xFFC00D80	/* DMA Channel 6 Next Descriptor Pointer Register */#define	DMA6_START_ADDR			0xFFC00D84	/* DMA Channel 6 Start Address Register */#define	DMA6_CONFIG				0xFFC00D88	/* DMA Channel 6 Configuration Register */#define	DMA6_X_COUNT			0xFFC00D90	/* DMA Channel 6 X Count Register */#define	DMA6_X_MODIFY			0xFFC00D94	/* DMA Channel 6 X Modify Register */#define	DMA6_Y_COUNT			0xFFC00D98	/* DMA Channel 6 Y Count Register */#define	DMA6_Y_MODIFY			0xFFC00D9C	/* DMA Channel 6 Y Modify Register */#define	DMA6_CURR_DESC_PTR		0xFFC00DA0	/* DMA Channel 6 Current Descriptor Pointer Register */#define	DMA6_CURR_ADDR			0xFFC00DA4	/* DMA Channel 6 Current Address Register */#define	DMA6_IRQ_STATUS			0xFFC00DA8	/* DMA Channel 6 Interrupt/Status Register */#define	DMA6_PERIPHERAL_MAP		0xFFC00DAC	/* DMA Channel 6 Peripheral Map	Register */#define	DMA6_CURR_X_COUNT		0xFFC00DB0	/* DMA Channel 6 Current X Count Register */#define	DMA6_CURR_Y_COUNT		0xFFC00DB8	/* DMA Channel 6 Current Y Count Register */#define	DMA7_NEXT_DESC_PTR		0xFFC00DC0	/* DMA Channel 7 Next Descriptor Pointer Register */#define	DMA7_START_ADDR			0xFFC00DC4	/* DMA Channel 7 Start Address Register */#define	DMA7_CONFIG				0xFFC00DC8	/* DMA Channel 7 Configuration Register */#define	DMA7_X_COUNT			0xFFC00DD0	/* DMA Channel 7 X Count Register */#define	DMA7_X_MODIFY			0xFFC00DD4	/* DMA Channel 7 X Modify Register */#define	DMA7_Y_COUNT			0xFFC00DD8	/* DMA Channel 7 Y Count Register */#define	DMA7_Y_MODIFY			0xFFC00DDC	/* DMA Channel 7 Y Modify Register */#define	DMA7_CURR_DESC_PTR		0xFFC00DE0	/* DMA Channel 7 Current Descriptor Pointer Register */#define	DMA7_CURR_ADDR			0xFFC00DE4	/* DMA Channel 7 Current Address Register */#define	DMA7_IRQ_STATUS			0xFFC00DE8	/* DMA Channel 7 Interrupt/Status Register */#define	DMA7_PERIPHERAL_MAP		0xFFC00DEC	/* DMA Channel 7 Peripheral Map	Register */#define	DMA7_CURR_X_COUNT		0xFFC00DF0	/* DMA Channel 7 Current X Count Register */#define	DMA7_CURR_Y_COUNT		0xFFC00DF8	/* DMA Channel 7 Current Y Count Register */#define	MDMA_D0_NEXT_DESC_PTR	0xFFC00E00	/* MemDMA0 Stream 0 Destination	Next Descriptor	Pointer	Register */#define	MDMA_D0_START_ADDR		0xFFC00E04	/* MemDMA0 Stream 0 Destination	Start Address Register */#define	MDMA_D0_CONFIG			0xFFC00E08	/* MemDMA0 Stream 0 Destination	Configuration Register */#define	MDMA_D0_X_COUNT		0xFFC00E10	/* MemDMA0 Stream 0 Destination	X Count	Register */#define	MDMA_D0_X_MODIFY		0xFFC00E14	/* MemDMA0 Stream 0 Destination	X Modify Register */#define	MDMA_D0_Y_COUNT		0xFFC00E18	/* MemDMA0 Stream 0 Destination	Y Count	Register */#define	MDMA_D0_Y_MODIFY		0xFFC00E1C	/* MemDMA0 Stream 0 Destination	Y Modify Register */#define	MDMA_D0_CURR_DESC_PTR	0xFFC00E20	/* MemDMA0 Stream 0 Destination	Current	Descriptor Pointer Register */#define	MDMA_D0_CURR_ADDR		0xFFC00E24	/* MemDMA0 Stream 0 Destination	Current	Address	Register */#define	MDMA_D0_IRQ_STATUS		0xFFC00E28	/* MemDMA0 Stream 0 Destination	Interrupt/Status Register */#define	MDMA_D0_PERIPHERAL_MAP	0xFFC00E2C	/* MemDMA0 Stream 0 Destination	Peripheral Map Register */#define	MDMA_D0_CURR_X_COUNT	0xFFC00E30	/* MemDMA0 Stream 0 Destination	Current	X Count	Register */#define	MDMA_D0_CURR_Y_COUNT	0xFFC00E38	/* MemDMA0 Stream 0 Destination	Current	Y Count	Register */#define	MDMA_S0_NEXT_DESC_PTR	0xFFC00E40	/* MemDMA0 Stream 0 Source Next	Descriptor Pointer Register */#define	MDMA_S0_START_ADDR		0xFFC00E44	/* MemDMA0 Stream 0 Source Start Address Register */#define	MDMA_S0_CONFIG			0xFFC00E48	/* MemDMA0 Stream 0 Source Configuration Register */#define	MDMA_S0_X_COUNT		0xFFC00E50	/* MemDMA0 Stream 0 Source X Count Register */#define	MDMA_S0_X_MODIFY		0xFFC00E54	/* MemDMA0 Stream 0 Source X Modify Register */#define	MDMA_S0_Y_COUNT		0xFFC00E58	/* MemDMA0 Stream 0 Source Y Count Register */#define	MDMA_S0_Y_MODIFY		0xFFC00E5C	/* MemDMA0 Stream 0 Source Y Modify Register */#define	MDMA_S0_CURR_DESC_PTR	0xFFC00E60	/* MemDMA0 Stream 0 Source Current Descriptor Pointer Register */#define	MDMA_S0_CURR_ADDR		0xFFC00E64	/* MemDMA0 Stream 0 Source Current Address Register */#define	MDMA_S0_IRQ_STATUS		0xFFC00E68	/* MemDMA0 Stream 0 Source Interrupt/Status Register */#define	MDMA_S0_PERIPHERAL_MAP	0xFFC00E6C	/* MemDMA0 Stream 0 Source Peripheral Map Register */#define	MDMA_S0_CURR_X_COUNT	0xFFC00E70	/* MemDMA0 Stream 0 Source Current X Count Register */#define	MDMA_S0_CURR_Y_COUNT	0xFFC00E78	/* MemDMA0 Stream 0 Source Current Y Count Register */#define	MDMA_D1_NEXT_DESC_PTR	0xFFC00E80	/* MemDMA0 Stream 1 Destination	Next Descriptor	Pointer	Register */#define	MDMA_D1_START_ADDR		0xFFC00E84	/* MemDMA0 Stream 1 Destination	Start Address Register */#define	MDMA_D1_CONFIG			0xFFC00E88	/* MemDMA0 Stream 1 Destination	Configuration Register */#define	MDMA_D1_X_COUNT		0xFFC00E90	/* MemDMA0 Stream 1 Destination	X Count	Register */#define	MDMA_D1_X_MODIFY		0xFFC00E94	/* MemDMA0 Stream 1 Destination	X Modify Register */#define	MDMA_D1_Y_COUNT		0xFFC00E98	/* MemDMA0 Stream 1 Destination	Y Count	Register */#define	MDMA_D1_Y_MODIFY		0xFFC00E9C	/* MemDMA0 Stream 1 Destination	Y Modify Register */#define	MDMA_D1_CURR_DESC_PTR	0xFFC00EA0	/* MemDMA0 Stream 1 Destination	Current	Descriptor Pointer Register */#define	MDMA_D1_CURR_ADDR		0xFFC00EA4	/* MemDMA0 Stream 1 Destination	Current	Address	Register */#define	MDMA_D1_IRQ_STATUS		0xFFC00EA8	/* MemDMA0 Stream 1 Destination	Interrupt/Status Register */#define	MDMA_D1_PERIPHERAL_MAP	0xFFC00EAC	/* MemDMA0 Stream 1 Destination	Peripheral Map Register */#define	MDMA_D1_CURR_X_COUNT	0xFFC00EB0	/* MemDMA0 Stream 1 Destination	Current	X Count	Register */#define	MDMA_D1_CURR_Y_COUNT	0xFFC00EB8	/* MemDMA0 Stream 1 Destination	Current	Y Count	Register */#define	MDMA_S1_NEXT_DESC_PTR	0xFFC00EC0	/* MemDMA0 Stream 1 Source Next	Descriptor Pointer Register */#define	MDMA_S1_START_ADDR		0xFFC00EC4	/* MemDMA0 Stream 1 Source Start Address Register */#define	MDMA_S1_CONFIG			0xFFC00EC8	/* MemDMA0 Stream 1 Source Configuration Register */#define	MDMA_S1_X_COUNT		0xFFC00ED0	/* MemDMA0 Stream 1 Source X Count Register */#define	MDMA_S1_X_MODIFY		0xFFC00ED4	/* MemDMA0 Stream 1 Source X Modify Register */#define	MDMA_S1_Y_COUNT		0xFFC00ED8	/* MemDMA0 Stream 1 Source Y Count Register */#define	MDMA_S1_Y_MODIFY		0xFFC00EDC	/* MemDMA0 Stream 1 Source Y Modify Register */#define	MDMA_S1_CURR_DESC_PTR	0xFFC00EE0	/* MemDMA0 Stream 1 Source Current Descriptor Pointer Register */#define	MDMA_S1_CURR_ADDR		0xFFC00EE4	/* MemDMA0 Stream 1 Source Current Address Register */#define	MDMA_S1_IRQ_STATUS		0xFFC00EE8	/* MemDMA0 Stream 1 Source Interrupt/Status Register */#define	MDMA_S1_PERIPHERAL_MAP	0xFFC00EEC	/* MemDMA0 Stream 1 Source Peripheral Map Register */#define	MDMA_S1_CURR_X_COUNT	0xFFC00EF0	/* MemDMA0 Stream 1 Source Current X Count Register */#define	MDMA_S1_CURR_Y_COUNT	0xFFC00EF8	/* MemDMA0 Stream 1 Source Current Y Count Register *//* Parallel Peripheral Interface (PPI) (0xFFC01000 - 0xFFC010FF) */#define	PPI_CONTROL			0xFFC01000	/* PPI Control Register */#define	PPI_STATUS			0xFFC01004	/* PPI Status Register */#define	PPI_COUNT			0xFFC01008	/* PPI Transfer	Count Register */#define	PPI_DELAY			0xFFC0100C	/* PPI Delay Count Register */#define	PPI_FRAME			0xFFC01010	/* PPI Frame Length Register *//* Two-Wire Interface 0	(0xFFC01400 - 0xFFC014FF)			 */#define	TWI0_CLKDIV			0xFFC01400	/* Serial Clock	Divider	Register */#define	TWI0_CONTROL		0xFFC01404	/* TWI0	Master Internal	Time Reference Register */#define	TWI0_SLAVE_CTL		0xFFC01408	/* Slave Mode Control Register */#define	TWI0_SLAVE_STAT		0xFFC0140C	/* Slave Mode Status Register */#define	TWI0_SLAVE_ADDR		0xFFC01410	/* Slave Mode Address Register */#define	TWI0_MASTER_CTL	0xFFC01414	/* Master Mode Control Register */#define	TWI0_MASTER_STAT	0xFFC01418	/* Master Mode Status Register */#define	TWI0_MASTER_ADDR	0xFFC0141C	/* Master Mode Address Register */#define	TWI0_INT_STAT		0xFFC01420	/* TWI0	Master Interrupt Register */#define	TWI0_INT_MASK		0xFFC01424	/* TWI0	Master Interrupt Mask Register */#define	TWI0_FIFO_CTL		0xFFC01428	/* FIFO	Control	Register */#define	TWI0_FIFO_STAT		0xFFC0142C	/* FIFO	Status Register */#define	TWI0_XMT_DATA8		0xFFC01480	/* FIFO	Transmit Data Single Byte Register */#define	TWI0_XMT_DATA16		0xFFC01484	/* FIFO	Transmit Data Double Byte Register */#define	TWI0_RCV_DATA8		0xFFC01488	/* FIFO	Receive	Data Single Byte Register */#define	TWI0_RCV_DATA16		0xFFC0148C	/* FIFO	Receive	Data Double Byte Register */#define TWI0_REGBASE		TWI0_CLKDIV/* the following are for backwards compatibility */#define	TWI0_PRESCALE	 TWI0_CONTROL#define	TWI0_INT_SRC	 TWI0_INT_STAT#define	TWI0_INT_ENABLE	 TWI0_INT_MASK/* General-Purpose Ports  (0xFFC01500 -	0xFFC015FF)	 *//* GPIO	Port C Register	Names */#define PORTCIO_FER			0xFFC01500	/* GPIO	Pin Port C Configuration Register */#define PORTCIO				0xFFC01510	/* GPIO	Pin Port C Data	Register */#define PORTCIO_CLEAR			0xFFC01520	/* Clear GPIO Pin Port C Register */#define PORTCIO_SET			0xFFC01530	/* Set GPIO Pin	Port C Register */#define PORTCIO_TOGGLE			0xFFC01540	/* Toggle GPIO Pin Port	C Register */#define PORTCIO_DIR			0xFFC01550	/* GPIO	Pin Port C Direction Register */#define PORTCIO_INEN			0xFFC01560	/* GPIO	Pin Port C Input Enable	Register *//* GPIO	Port D Register	Names */#define PORTDIO_FER			0xFFC01504	/* GPIO	Pin Port D Configuration Register */#define PORTDIO				0xFFC01514	/* GPIO	Pin Port D Data	Register */#define PORTDIO_CLEAR			0xFFC01524	/* Clear GPIO Pin Port D Register */#define PORTDIO_SET			0xFFC01534	/* Set GPIO Pin	Port D Register */#define PORTDIO_TOGGLE			0xFFC01544	/* Toggle GPIO Pin Port	D Register */#define PORTDIO_DIR			0xFFC01554	/* GPIO	Pin Port D Direction Register */#define PORTDIO_INEN			0xFFC01564	/* GPIO	Pin Port D Input Enable	Register *//* GPIO	Port E Register	Names */#define PORTEIO_FER			0xFFC01508	/* GPIO	Pin Port E Configuration Register */#define PORTEIO				0xFFC01518	/* GPIO	Pin Port E Data	Register */#define PORTEIO_CLEAR			0xFFC01528	/* Clear GPIO Pin Port E Register */#define PORTEIO_SET			0xFFC01538	/* Set GPIO Pin	Port E Register */#define PORTEIO_TOGGLE			0xFFC01548	/* Toggle GPIO Pin Port	E Register */#define PORTEIO_DIR			0xFFC01558	/* GPIO	Pin Port E Direction Register */#define PORTEIO_INEN			0xFFC01568	/* GPIO	Pin Port E Input Enable	Register *//* DMA Controller 1 Traffic Control Registers (0xFFC01B00 - 0xFFC01BFF) */#define	DMAC1_TC_PER			0xFFC01B0C	/* DMA Controller 1 Traffic Control Periods Register */#define	DMAC1_TC_CNT			0xFFC01B10	/* DMA Controller 1 Traffic Control Current Counts Register *//* DMA Controller 1 (0xFFC01C00	- 0xFFC01FFF)							 */#define	DMA8_NEXT_DESC_PTR		0xFFC01C00	/* DMA Channel 8 Next Descriptor Pointer Register */#define	DMA8_START_ADDR			0xFFC01C04	/* DMA Channel 8 Start Address Register */#define	DMA8_CONFIG				0xFFC01C08	/* DMA Channel 8 Configuration Register */#define	DMA8_X_COUNT			0xFFC01C10	/* DMA Channel 8 X Count Register */#define	DMA8_X_MODIFY			0xFFC01C14	/* DMA Channel 8 X Modify Register */#define	DMA8_Y_COUNT			0xFFC01C18	/* DMA Channel 8 Y Count Register */#define	DMA8_Y_MODIFY			0xFFC01C1C	/* DMA Channel 8 Y Modify Register */#define	DMA8_CURR_DESC_PTR		0xFFC01C20	/* DMA Channel 8 Current Descriptor Pointer Register */#define	DMA8_CURR_ADDR			0xFFC01C24	/* DMA Channel 8 Current Address Register */#define	DMA8_IRQ_STATUS			0xFFC01C28	/* DMA Channel 8 Interrupt/Status Register */#define	DMA8_PERIPHERAL_MAP		0xFFC01C2C	/* DMA Channel 8 Peripheral Map	Register */#define	DMA8_CURR_X_COUNT		0xFFC01C30	/* DMA Channel 8 Current X Count Register */#define	DMA8_CURR_Y_COUNT		0xFFC01C38	/* DMA Channel 8 Current Y Count Register */#define	DMA9_NEXT_DESC_PTR		0xFFC01C40	/* DMA Channel 9 Next Descriptor Pointer Register */#define	DMA9_START_ADDR			0xFFC01C44	/* DMA Channel 9 Start Address Register */#define	DMA9_CONFIG				0xFFC01C48	/* DMA Channel 9 Configuration Register */#define	DMA9_X_COUNT			0xFFC01C50	/* DMA Channel 9 X Count Register */#define	DMA9_X_MODIFY			0xFFC01C54	/* DMA Channel 9 X Modify Register */#define	DMA9_Y_COUNT			0xFFC01C58	/* DMA Channel 9 Y Count Register */#define	DMA9_Y_MODIFY			0xFFC01C5C	/* DMA Channel 9 Y Modify Register */#define	DMA9_CURR_DESC_PTR		0xFFC01C60	/* DMA Channel 9 Current Descriptor Pointer Register */#define	DMA9_CURR_ADDR			0xFFC01C64	/* DMA Channel 9 Current Address Register */#define	DMA9_IRQ_STATUS			0xFFC01C68	/* DMA Channel 9 Interrupt/Status Register */#define	DMA9_PERIPHERAL_MAP		0xFFC01C6C	/* DMA Channel 9 Peripheral Map	Register */#define	DMA9_CURR_X_COUNT		0xFFC01C70	/* DMA Channel 9 Current X Count Register */#define	DMA9_CURR_Y_COUNT		0xFFC01C78	/* DMA Channel 9 Current Y Count Register */#define	DMA10_NEXT_DESC_PTR		0xFFC01C80	/* DMA Channel 10 Next Descriptor Pointer Register */#define	DMA10_START_ADDR		0xFFC01C84	/* DMA Channel 10 Start	Address	Register */#define	DMA10_CONFIG			0xFFC01C88	/* DMA Channel 10 Configuration	Register */#define	DMA10_X_COUNT			0xFFC01C90	/* DMA Channel 10 X Count Register */#define	DMA10_X_MODIFY			0xFFC01C94	/* DMA Channel 10 X Modify Register */#define	DMA10_Y_COUNT			0xFFC01C98	/* DMA Channel 10 Y Count Register */#define	DMA10_Y_MODIFY			0xFFC01C9C	/* DMA Channel 10 Y Modify Register */#define	DMA10_CURR_DESC_PTR		0xFFC01CA0	/* DMA Channel 10 Current Descriptor Pointer Register */#define	DMA10_CURR_ADDR			0xFFC01CA4	/* DMA Channel 10 Current Address Register */#define	DMA10_IRQ_STATUS		0xFFC01CA8	/* DMA Channel 10 Interrupt/Status Register */#define	DMA10_PERIPHERAL_MAP	0xFFC01CAC	/* DMA Channel 10 Peripheral Map Register */#define	DMA10_CURR_X_COUNT		0xFFC01CB0	/* DMA Channel 10 Current X Count Register */#define	DMA10_CURR_Y_COUNT		0xFFC01CB8	/* DMA Channel 10 Current Y Count Register */#define	DMA11_NEXT_DESC_PTR		0xFFC01CC0	/* DMA Channel 11 Next Descriptor Pointer Register */#define	DMA11_START_ADDR		0xFFC01CC4	/* DMA Channel 11 Start	Address	Register */#define	DMA11_CONFIG			0xFFC01CC8	/* DMA Channel 11 Configuration	Register */#define	DMA11_X_COUNT			0xFFC01CD0	/* DMA Channel 11 X Count Register */#define	DMA11_X_MODIFY			0xFFC01CD4	/* DMA Channel 11 X Modify Register */#define	DMA11_Y_COUNT			0xFFC01CD8	/* DMA Channel 11 Y Count Register */#define	DMA11_Y_MODIFY			0xFFC01CDC	/* DMA Channel 11 Y Modify Register */#define	DMA11_CURR_DESC_PTR		0xFFC01CE0	/* DMA Channel 11 Current Descriptor Pointer Register */#define	DMA11_CURR_ADDR			0xFFC01CE4	/* DMA Channel 11 Current Address Register */#define	DMA11_IRQ_STATUS		0xFFC01CE8	/* DMA Channel 11 Interrupt/Status Register */#define	DMA11_PERIPHERAL_MAP	0xFFC01CEC	/* DMA Channel 11 Peripheral Map Register */#define	DMA11_CURR_X_COUNT		0xFFC01CF0	/* DMA Channel 11 Current X Count Register */#define	DMA11_CURR_Y_COUNT		0xFFC01CF8	/* DMA Channel 11 Current Y Count Register */#define	DMA12_NEXT_DESC_PTR		0xFFC01D00	/* DMA Channel 12 Next Descriptor Pointer Register */#define	DMA12_START_ADDR		0xFFC01D04	/* DMA Channel 12 Start	Address	Register */#define	DMA12_CONFIG			0xFFC01D08	/* DMA Channel 12 Configuration	Register */#define	DMA12_X_COUNT			0xFFC01D10	/* DMA Channel 12 X Count Register */#define	DMA12_X_MODIFY			0xFFC01D14	/* DMA Channel 12 X Modify Register */#define	DMA12_Y_COUNT			0xFFC01D18	/* DMA Channel 12 Y Count Register */#define	DMA12_Y_MODIFY			0xFFC01D1C	/* DMA Channel 12 Y Modify Register */#define	DMA12_CURR_DESC_PTR		0xFFC01D20	/* DMA Channel 12 Current Descriptor Pointer Register */#define	DMA12_CURR_ADDR			0xFFC01D24	/* DMA Channel 12 Current Address Register */#define	DMA12_IRQ_STATUS		0xFFC01D28	/* DMA Channel 12 Interrupt/Status Register */#define	DMA12_PERIPHERAL_MAP	0xFFC01D2C	/* DMA Channel 12 Peripheral Map Register */#define	DMA12_CURR_X_COUNT		0xFFC01D30	/* DMA Channel 12 Current X Count Register */#define	DMA12_CURR_Y_COUNT		0xFFC01D38	/* DMA Channel 12 Current Y Count Register */#define	DMA13_NEXT_DESC_PTR		0xFFC01D40	/* DMA Channel 13 Next Descriptor Pointer Register */#define	DMA13_START_ADDR		0xFFC01D44	/* DMA Channel 13 Start	Address	Register */#define	DMA13_CONFIG			0xFFC01D48	/* DMA Channel 13 Configuration	Register */#define	DMA13_X_COUNT			0xFFC01D50	/* DMA Channel 13 X Count Register */#define	DMA13_X_MODIFY			0xFFC01D54	/* DMA Channel 13 X Modify Register */#define	DMA13_Y_COUNT			0xFFC01D58	/* DMA Channel 13 Y Count Register */#define	DMA13_Y_MODIFY			0xFFC01D5C	/* DMA Channel 13 Y Modify Register */#define	DMA13_CURR_DESC_PTR		0xFFC01D60	/* DMA Channel 13 Current Descriptor Pointer Register */#define	DMA13_CURR_ADDR			0xFFC01D64	/* DMA Channel 13 Current Address Register */#define	DMA13_IRQ_STATUS		0xFFC01D68	/* DMA Channel 13 Interrupt/Status Register */#define	DMA13_PERIPHERAL_MAP	0xFFC01D6C	/* DMA Channel 13 Peripheral Map Register */#define	DMA13_CURR_X_COUNT		0xFFC01D70	/* DMA Channel 13 Current X Count Register */#define	DMA13_CURR_Y_COUNT		0xFFC01D78	/* DMA Channel 13 Current Y Count Register */#define	DMA14_NEXT_DESC_PTR		0xFFC01D80	/* DMA Channel 14 Next Descriptor Pointer Register */#define	DMA14_START_ADDR		0xFFC01D84	/* DMA Channel 14 Start	Address	Register */#define	DMA14_CONFIG			0xFFC01D88	/* DMA Channel 14 Configuration	Register */#define	DMA14_X_COUNT			0xFFC01D90	/* DMA Channel 14 X Count Register */#define	DMA14_X_MODIFY			0xFFC01D94	/* DMA Channel 14 X Modify Register */#define	DMA14_Y_COUNT			0xFFC01D98	/* DMA Channel 14 Y Count Register */#define	DMA14_Y_MODIFY			0xFFC01D9C	/* DMA Channel 14 Y Modify Register */#define	DMA14_CURR_DESC_PTR		0xFFC01DA0	/* DMA Channel 14 Current Descriptor Pointer Register */#define	DMA14_CURR_ADDR			0xFFC01DA4	/* DMA Channel 14 Current Address Register */#define	DMA14_IRQ_STATUS		0xFFC01DA8	/* DMA Channel 14 Interrupt/Status Register */#define	DMA14_PERIPHERAL_MAP	0xFFC01DAC	/* DMA Channel 14 Peripheral Map Register */#define	DMA14_CURR_X_COUNT		0xFFC01DB0	/* DMA Channel 14 Current X Count Register */#define	DMA14_CURR_Y_COUNT		0xFFC01DB8	/* DMA Channel 14 Current Y Count Register */#define	DMA15_NEXT_DESC_PTR		0xFFC01DC0	/* DMA Channel 15 Next Descriptor Pointer Register */#define	DMA15_START_ADDR		0xFFC01DC4	/* DMA Channel 15 Start	Address	Register */#define	DMA15_CONFIG			0xFFC01DC8	/* DMA Channel 15 Configuration	Register */#define	DMA15_X_COUNT			0xFFC01DD0	/* DMA Channel 15 X Count Register */#define	DMA15_X_MODIFY			0xFFC01DD4	/* DMA Channel 15 X Modify Register */#define	DMA15_Y_COUNT			0xFFC01DD8	/* DMA Channel 15 Y Count Register */#define	DMA15_Y_MODIFY			0xFFC01DDC	/* DMA Channel 15 Y Modify Register */#define	DMA15_CURR_DESC_PTR		0xFFC01DE0	/* DMA Channel 15 Current Descriptor Pointer Register */#define	DMA15_CURR_ADDR			0xFFC01DE4	/* DMA Channel 15 Current Address Register */#define	DMA15_IRQ_STATUS		0xFFC01DE8	/* DMA Channel 15 Interrupt/Status Register */#define	DMA15_PERIPHERAL_MAP	0xFFC01DEC	/* DMA Channel 15 Peripheral Map Register */#define	DMA15_CURR_X_COUNT		0xFFC01DF0	/* DMA Channel 15 Current X Count Register */#define	DMA15_CURR_Y_COUNT		0xFFC01DF8	/* DMA Channel 15 Current Y Count Register */#define	DMA16_NEXT_DESC_PTR		0xFFC01E00	/* DMA Channel 16 Next Descriptor Pointer Register */#define	DMA16_START_ADDR		0xFFC01E04	/* DMA Channel 16 Start	Address	Register */#define	DMA16_CONFIG			0xFFC01E08	/* DMA Channel 16 Configuration	Register */#define	DMA16_X_COUNT			0xFFC01E10	/* DMA Channel 16 X Count Register */#define	DMA16_X_MODIFY			0xFFC01E14	/* DMA Channel 16 X Modify Register */#define	DMA16_Y_COUNT			0xFFC01E18	/* DMA Channel 16 Y Count Register */#define	DMA16_Y_MODIFY			0xFFC01E1C	/* DMA Channel 16 Y Modify Register */#define	DMA16_CURR_DESC_PTR		0xFFC01E20	/* DMA Channel 16 Current Descriptor Pointer Register */#define	DMA16_CURR_ADDR			0xFFC01E24	/* DMA Channel 16 Current Address Register */#define	DMA16_IRQ_STATUS		0xFFC01E28	/* DMA Channel 16 Interrupt/Status Register */#define	DMA16_PERIPHERAL_MAP	0xFFC01E2C	/* DMA Channel 16 Peripheral Map Register */#define	DMA16_CURR_X_COUNT		0xFFC01E30	/* DMA Channel 16 Current X Count Register */#define	DMA16_CURR_Y_COUNT		0xFFC01E38	/* DMA Channel 16 Current Y Count Register */#define	DMA17_NEXT_DESC_PTR		0xFFC01E40	/* DMA Channel 17 Next Descriptor Pointer Register */#define	DMA17_START_ADDR		0xFFC01E44	/* DMA Channel 17 Start	Address	Register */#define	DMA17_CONFIG			0xFFC01E48	/* DMA Channel 17 Configuration	Register */#define	DMA17_X_COUNT			0xFFC01E50	/* DMA Channel 17 X Count Register */#define	DMA17_X_MODIFY			0xFFC01E54	/* DMA Channel 17 X Modify Register */#define	DMA17_Y_COUNT			0xFFC01E58	/* DMA Channel 17 Y Count Register */#define	DMA17_Y_MODIFY			0xFFC01E5C	/* DMA Channel 17 Y Modify Register */#define	DMA17_CURR_DESC_PTR		0xFFC01E60	/* DMA Channel 17 Current Descriptor Pointer Register */#define	DMA17_CURR_ADDR			0xFFC01E64	/* DMA Channel 17 Current Address Register */#define	DMA17_IRQ_STATUS		0xFFC01E68	/* DMA Channel 17 Interrupt/Status Register */#define	DMA17_PERIPHERAL_MAP	0xFFC01E6C	/* DMA Channel 17 Peripheral Map Register */#define	DMA17_CURR_X_COUNT		0xFFC01E70	/* DMA Channel 17 Current X Count Register */#define	DMA17_CURR_Y_COUNT		0xFFC01E78	/* DMA Channel 17 Current Y Count Register */#define	DMA18_NEXT_DESC_PTR		0xFFC01E80	/* DMA Channel 18 Next Descriptor Pointer Register */#define	DMA18_START_ADDR		0xFFC01E84	/* DMA Channel 18 Start	Address	Register */#define	DMA18_CONFIG			0xFFC01E88	/* DMA Channel 18 Configuration	Register */#define	DMA18_X_COUNT			0xFFC01E90	/* DMA Channel 18 X Count Register */#define	DMA18_X_MODIFY			0xFFC01E94	/* DMA Channel 18 X Modify Register */#define	DMA18_Y_COUNT			0xFFC01E98	/* DMA Channel 18 Y Count Register */#define	DMA18_Y_MODIFY			0xFFC01E9C	/* DMA Channel 18 Y Modify Register */#define	DMA18_CURR_DESC_PTR		0xFFC01EA0	/* DMA Channel 18 Current Descriptor Pointer Register */#define	DMA18_CURR_ADDR			0xFFC01EA4	/* DMA Channel 18 Current Address Register */#define	DMA18_IRQ_STATUS		0xFFC01EA8	/* DMA Channel 18 Interrupt/Status Register */#define	DMA18_PERIPHERAL_MAP	0xFFC01EAC	/* DMA Channel 18 Peripheral Map Register */#define	DMA18_CURR_X_COUNT		0xFFC01EB0	/* DMA Channel 18 Current X Count Register */#define	DMA18_CURR_Y_COUNT		0xFFC01EB8	/* DMA Channel 18 Current Y Count Register */#define	DMA19_NEXT_DESC_PTR		0xFFC01EC0	/* DMA Channel 19 Next Descriptor Pointer Register */#define	DMA19_START_ADDR		0xFFC01EC4	/* DMA Channel 19 Start	Address	Register */#define	DMA19_CONFIG			0xFFC01EC8	/* DMA Channel 19 Configuration	Register */#define	DMA19_X_COUNT			0xFFC01ED0	/* DMA Channel 19 X Count Register */#define	DMA19_X_MODIFY			0xFFC01ED4	/* DMA Channel 19 X Modify Register */#define	DMA19_Y_COUNT			0xFFC01ED8	/* DMA Channel 19 Y Count Register */#define	DMA19_Y_MODIFY			0xFFC01EDC	/* DMA Channel 19 Y Modify Register */#define	DMA19_CURR_DESC_PTR		0xFFC01EE0	/* DMA Channel 19 Current Descriptor Pointer Register */#define	DMA19_CURR_ADDR			0xFFC01EE4	/* DMA Channel 19 Current Address Register */#define	DMA19_IRQ_STATUS		0xFFC01EE8	/* DMA Channel 19 Interrupt/Status Register */#define	DMA19_PERIPHERAL_MAP	0xFFC01EEC	/* DMA Channel 19 Peripheral Map Register */#define	DMA19_CURR_X_COUNT		0xFFC01EF0	/* DMA Channel 19 Current X Count Register */#define	DMA19_CURR_Y_COUNT		0xFFC01EF8	/* DMA Channel 19 Current Y Count Register */#define	MDMA_D2_NEXT_DESC_PTR	0xFFC01F00	/* MemDMA1 Stream 0 Destination	Next Descriptor	Pointer	Register */#define	MDMA_D2_START_ADDR		0xFFC01F04	/* MemDMA1 Stream 0 Destination	Start Address Register */#define	MDMA_D2_CONFIG			0xFFC01F08	/* MemDMA1 Stream 0 Destination	Configuration Register */#define	MDMA_D2_X_COUNT		0xFFC01F10	/* MemDMA1 Stream 0 Destination	X Count	Register */#define	MDMA_D2_X_MODIFY		0xFFC01F14	/* MemDMA1 Stream 0 Destination	X Modify Register */#define	MDMA_D2_Y_COUNT		0xFFC01F18	/* MemDMA1 Stream 0 Destination	Y Count	Register */#define	MDMA_D2_Y_MODIFY		0xFFC01F1C	/* MemDMA1 Stream 0 Destination	Y Modify Register */#define	MDMA_D2_CURR_DESC_PTR	0xFFC01F20	/* MemDMA1 Stream 0 Destination	Current	Descriptor Pointer Register */#define	MDMA_D2_CURR_ADDR		0xFFC01F24	/* MemDMA1 Stream 0 Destination	Current	Address	Register */#define	MDMA_D2_IRQ_STATUS		0xFFC01F28	/* MemDMA1 Stream 0 Destination	Interrupt/Status Register */#define	MDMA_D2_PERIPHERAL_MAP	0xFFC01F2C	/* MemDMA1 Stream 0 Destination	Peripheral Map Register */#define	MDMA_D2_CURR_X_COUNT	0xFFC01F30	/* MemDMA1 Stream 0 Destination	Current	X Count	Register */#define	MDMA_D2_CURR_Y_COUNT	0xFFC01F38	/* MemDMA1 Stream 0 Destination	Current	Y Count	Register */#define	MDMA_S2_NEXT_DESC_PTR	0xFFC01F40	/* MemDMA1 Stream 0 Source Next	Descriptor Pointer Register */#define	MDMA_S2_START_ADDR		0xFFC01F44	/* MemDMA1 Stream 0 Source Start Address Register */#define	MDMA_S2_CONFIG			0xFFC01F48	/* MemDMA1 Stream 0 Source Configuration Register */#define	MDMA_S2_X_COUNT		0xFFC01F50	/* MemDMA1 Stream 0 Source X Count Register */#define	MDMA_S2_X_MODIFY		0xFFC01F54	/* MemDMA1 Stream 0 Source X Modify Register */#define	MDMA_S2_Y_COUNT		0xFFC01F58	/* MemDMA1 Stream 0 Source Y Count Register */#define	MDMA_S2_Y_MODIFY		0xFFC01F5C	/* MemDMA1 Stream 0 Source Y Modify Register */#define	MDMA_S2_CURR_DESC_PTR	0xFFC01F60	/* MemDMA1 Stream 0 Source Current Descriptor Pointer Register */#define	MDMA_S2_CURR_ADDR		0xFFC01F64	/* MemDMA1 Stream 0 Source Current Address Register */#define	MDMA_S2_IRQ_STATUS		0xFFC01F68	/* MemDMA1 Stream 0 Source Interrupt/Status Register */#define	MDMA_S2_PERIPHERAL_MAP	0xFFC01F6C	/* MemDMA1 Stream 0 Source Peripheral Map Register */#define	MDMA_S2_CURR_X_COUNT	0xFFC01F70	/* MemDMA1 Stream 0 Source Current X Count Register */#define	MDMA_S2_CURR_Y_COUNT	0xFFC01F78	/* MemDMA1 Stream 0 Source Current Y Count Register */#define	MDMA_D3_NEXT_DESC_PTR	0xFFC01F80	/* MemDMA1 Stream 1 Destination	Next Descriptor	Pointer	Register */#define	MDMA_D3_START_ADDR		0xFFC01F84	/* MemDMA1 Stream 1 Destination	Start Address Register */#define	MDMA_D3_CONFIG			0xFFC01F88	/* MemDMA1 Stream 1 Destination	Configuration Register */#define	MDMA_D3_X_COUNT		0xFFC01F90	/* MemDMA1 Stream 1 Destination	X Count	Register */#define	MDMA_D3_X_MODIFY		0xFFC01F94	/* MemDMA1 Stream 1 Destination	X Modify Register */#define	MDMA_D3_Y_COUNT		0xFFC01F98	/* MemDMA1 Stream 1 Destination	Y Count	Register */#define	MDMA_D3_Y_MODIFY		0xFFC01F9C	/* MemDMA1 Stream 1 Destination	Y Modify Register */#define	MDMA_D3_CURR_DESC_PTR	0xFFC01FA0	/* MemDMA1 Stream 1 Destination	Current	Descriptor Pointer Register */#define	MDMA_D3_CURR_ADDR		0xFFC01FA4	/* MemDMA1 Stream 1 Destination	Current	Address	Register */#define	MDMA_D3_IRQ_STATUS		0xFFC01FA8	/* MemDMA1 Stream 1 Destination	Interrupt/Status Register */#define	MDMA_D3_PERIPHERAL_MAP	0xFFC01FAC	/* MemDMA1 Stream 1 Destination	Peripheral Map Register */#define	MDMA_D3_CURR_X_COUNT	0xFFC01FB0	/* MemDMA1 Stream 1 Destination	Current	X Count	Register */#define	MDMA_D3_CURR_Y_COUNT	0xFFC01FB8	/* MemDMA1 Stream 1 Destination	Current	Y Count	Register */#define	MDMA_S3_NEXT_DESC_PTR	0xFFC01FC0	/* MemDMA1 Stream 1 Source Next	Descriptor Pointer Register */#define	MDMA_S3_START_ADDR		0xFFC01FC4	/* MemDMA1 Stream 1 Source Start Address Register */#define	MDMA_S3_CONFIG			0xFFC01FC8	/* MemDMA1 Stream 1 Source Configuration Register */#define	MDMA_S3_X_COUNT		0xFFC01FD0	/* MemDMA1 Stream 1 Source X Count Register */#define	MDMA_S3_X_MODIFY		0xFFC01FD4	/* MemDMA1 Stream 1 Source X Modify Register */#define	MDMA_S3_Y_COUNT		0xFFC01FD8	/* MemDMA1 Stream 1 Source Y Count Register */#define	MDMA_S3_Y_MODIFY		0xFFC01FDC	/* MemDMA1 Stream 1 Source Y Modify Register */#define	MDMA_S3_CURR_DESC_PTR	0xFFC01FE0	/* MemDMA1 Stream 1 Source Current Descriptor Pointer Register */#define	MDMA_S3_CURR_ADDR		0xFFC01FE4	/* MemDMA1 Stream 1 Source Current Address Register */#define	MDMA_S3_IRQ_STATUS		0xFFC01FE8	/* MemDMA1 Stream 1 Source Interrupt/Status Register */#define	MDMA_S3_PERIPHERAL_MAP	0xFFC01FEC	/* MemDMA1 Stream 1 Source Peripheral Map Register */#define	MDMA_S3_CURR_X_COUNT	0xFFC01FF0	/* MemDMA1 Stream 1 Source Current X Count Register */#define	MDMA_S3_CURR_Y_COUNT	0xFFC01FF8	/* MemDMA1 Stream 1 Source Current Y Count Register *//* UART1 Controller		(0xFFC02000 - 0xFFC020FF)	 */#define	UART1_THR			0xFFC02000	/* Transmit Holding register */#define	UART1_RBR			0xFFC02000	/* Receive Buffer register */#define	UART1_DLL			0xFFC02000	/* Divisor Latch (Low-Byte) */#define	UART1_IER			0xFFC02004	/* Interrupt Enable Register */#define	UART1_DLH			0xFFC02004	/* Divisor Latch (High-Byte) */#define	UART1_IIR			0xFFC02008	/* Interrupt Identification Register */#define	UART1_LCR			0xFFC0200C	/* Line	Control	Register */#define	UART1_MCR			0xFFC02010	/* Modem Control Register */#define	UART1_LSR			0xFFC02014	/* Line	Status Register */#define	UART1_SCR			0xFFC0201C	/* SCR Scratch Register */#define	UART1_GCTL			0xFFC02024	/* Global Control Register *//* UART2 Controller		(0xFFC02100 - 0xFFC021FF)	 */#define	UART2_THR			0xFFC02100	/* Transmit Holding register */#define	UART2_RBR			0xFFC02100	/* Receive Buffer register */#define	UART2_DLL			0xFFC02100	/* Divisor Latch (Low-Byte) */#define	UART2_IER			0xFFC02104	/* Interrupt Enable Register */#define	UART2_DLH			0xFFC02104	/* Divisor Latch (High-Byte) */#define	UART2_IIR			0xFFC02108	/* Interrupt Identification Register */#define	UART2_LCR			0xFFC0210C	/* Line	Control	Register */#define	UART2_MCR			0xFFC02110	/* Modem Control Register */#define	UART2_LSR			0xFFC02114	/* Line	Status Register */#define	UART2_SCR			0xFFC0211C	/* SCR Scratch Register */#define	UART2_GCTL			0xFFC02124	/* Global Control Register *//* Two-Wire Interface 1	(0xFFC02200 - 0xFFC022FF)			 */#define	TWI1_CLKDIV			0xFFC02200	/* Serial Clock	Divider	Register */#define	TWI1_CONTROL		0xFFC02204	/* TWI1	Master Internal	Time Reference Register */#define	TWI1_SLAVE_CTL		0xFFC02208	/* Slave Mode Control Register */#define	TWI1_SLAVE_STAT		0xFFC0220C	/* Slave Mode Status Register */#define	TWI1_SLAVE_ADDR		0xFFC02210	/* Slave Mode Address Register */#define	TWI1_MASTER_CTL	0xFFC02214	/* Master Mode Control Register */#define	TWI1_MASTER_STAT	0xFFC02218	/* Master Mode Status Register */#define	TWI1_MASTER_ADDR	0xFFC0221C	/* Master Mode Address Register */#define	TWI1_INT_STAT		0xFFC02220	/* TWI1	Master Interrupt Register */#define	TWI1_INT_MASK		0xFFC02224	/* TWI1	Master Interrupt Mask Register */#define	TWI1_FIFO_CTL		0xFFC02228	/* FIFO	Control	Register */#define	TWI1_FIFO_STAT		0xFFC0222C	/* FIFO	Status Register */#define	TWI1_XMT_DATA8		0xFFC02280	/* FIFO	Transmit Data Single Byte Register */#define	TWI1_XMT_DATA16		0xFFC02284	/* FIFO	Transmit Data Double Byte Register */#define	TWI1_RCV_DATA8		0xFFC02288	/* FIFO	Receive	Data Single Byte Register */#define	TWI1_RCV_DATA16		0xFFC0228C	/* FIFO	Receive	Data Double Byte Register */#define TWI1_REGBASE		TWI1_CLKDIV/* the following are for backwards compatibility */#define	TWI1_PRESCALE	  TWI1_CONTROL#define	TWI1_INT_SRC	  TWI1_INT_STAT#define	TWI1_INT_ENABLE	  TWI1_INT_MASK/* SPI1	Controller		(0xFFC02300 - 0xFFC023FF)	 */#define	SPI1_CTL			0xFFC02300  /* SPI1 Control Register */#define	SPI1_FLG			0xFFC02304  /* SPI1 Flag register */#define	SPI1_STAT			0xFFC02308  /* SPI1 Status register */#define	SPI1_TDBR			0xFFC0230C  /* SPI1 Transmit Data Buffer Register */#define	SPI1_RDBR			0xFFC02310  /* SPI1 Receive Data Buffer	Register */#define	SPI1_BAUD			0xFFC02314  /* SPI1 Baud rate Register */#define	SPI1_SHADOW			0xFFC02318  /* SPI1_RDBR Shadow	Register */#define SPI1_REGBASE			SPI1_CTL/* SPI2	Controller		(0xFFC02400 - 0xFFC024FF)	 */#define	SPI2_CTL			0xFFC02400  /* SPI2 Control Register */#define	SPI2_FLG			0xFFC02404  /* SPI2 Flag register */#define	SPI2_STAT			0xFFC02408  /* SPI2 Status register */#define	SPI2_TDBR			0xFFC0240C  /* SPI2 Transmit Data Buffer Register */#define	SPI2_RDBR			0xFFC02410  /* SPI2 Receive Data Buffer	Register */#define	SPI2_BAUD			0xFFC02414  /* SPI2 Baud rate Register */#define	SPI2_SHADOW			0xFFC02418  /* SPI2_RDBR Shadow	Register */#define SPI2_REGBASE			SPI2_CTL/* SPORT2 Controller		(0xFFC02500 - 0xFFC025FF)			 */#define	SPORT2_TCR1			0xFFC02500	/* SPORT2 Transmit Configuration 1 Register */#define	SPORT2_TCR2			0xFFC02504	/* SPORT2 Transmit Configuration 2 Register */#define	SPORT2_TCLKDIV		0xFFC02508	/* SPORT2 Transmit Clock Divider */#define	SPORT2_TFSDIV		0xFFC0250C	/* SPORT2 Transmit Frame Sync Divider */#define	SPORT2_TX			0xFFC02510	/* SPORT2 TX Data Register */#define	SPORT2_RX			0xFFC02518	/* SPORT2 RX Data Register */#define	SPORT2_RCR1			0xFFC02520	/* SPORT2 Transmit Configuration 1 Register */#define	SPORT2_RCR2			0xFFC02524	/* SPORT2 Transmit Configuration 2 Register */#define	SPORT2_RCLKDIV		0xFFC02528	/* SPORT2 Receive Clock	Divider */#define	SPORT2_RFSDIV		0xFFC0252C	/* SPORT2 Receive Frame	Sync Divider */#define	SPORT2_STAT			0xFFC02530	/* SPORT2 Status Register */#define	SPORT2_CHNL			0xFFC02534	/* SPORT2 Current Channel Register */#define	SPORT2_MCMC1		0xFFC02538	/* SPORT2 Multi-Channel	Configuration Register 1 */#define	SPORT2_MCMC2		0xFFC0253C	/* SPORT2 Multi-Channel	Configuration Register 2 */#define	SPORT2_MTCS0		0xFFC02540	/* SPORT2 Multi-Channel	Transmit Select	Register 0 */#define	SPORT2_MTCS1		0xFFC02544	/* SPORT2 Multi-Channel	Transmit Select	Register 1 */#define	SPORT2_MTCS2		0xFFC02548	/* SPORT2 Multi-Channel	Transmit Select	Register 2 */#define	SPORT2_MTCS3		0xFFC0254C	/* SPORT2 Multi-Channel	Transmit Select	Register 3 */#define	SPORT2_MRCS0		0xFFC02550	/* SPORT2 Multi-Channel	Receive	Select Register	0 */#define	SPORT2_MRCS1		0xFFC02554	/* SPORT2 Multi-Channel	Receive	Select Register	1 */#define	SPORT2_MRCS2		0xFFC02558	/* SPORT2 Multi-Channel	Receive	Select Register	2 */#define	SPORT2_MRCS3		0xFFC0255C	/* SPORT2 Multi-Channel	Receive	Select Register	3 *//* SPORT3 Controller		(0xFFC02600 - 0xFFC026FF)			 */#define	SPORT3_TCR1			0xFFC02600	/* SPORT3 Transmit Configuration 1 Register */#define	SPORT3_TCR2			0xFFC02604	/* SPORT3 Transmit Configuration 2 Register */#define	SPORT3_TCLKDIV		0xFFC02608	/* SPORT3 Transmit Clock Divider */#define	SPORT3_TFSDIV		0xFFC0260C	/* SPORT3 Transmit Frame Sync Divider */#define	SPORT3_TX			0xFFC02610	/* SPORT3 TX Data Register */#define	SPORT3_RX			0xFFC02618	/* SPORT3 RX Data Register */#define	SPORT3_RCR1			0xFFC02620	/* SPORT3 Transmit Configuration 1 Register */#define	SPORT3_RCR2			0xFFC02624	/* SPORT3 Transmit Configuration 2 Register */#define	SPORT3_RCLKDIV		0xFFC02628	/* SPORT3 Receive Clock	Divider */#define	SPORT3_RFSDIV		0xFFC0262C	/* SPORT3 Receive Frame	Sync Divider */#define	SPORT3_STAT			0xFFC02630	/* SPORT3 Status Register */#define	SPORT3_CHNL			0xFFC02634	/* SPORT3 Current Channel Register */#define	SPORT3_MCMC1		0xFFC02638	/* SPORT3 Multi-Channel	Configuration Register 1 */#define	SPORT3_MCMC2		0xFFC0263C	/* SPORT3 Multi-Channel	Configuration Register 2 */#define	SPORT3_MTCS0		0xFFC02640	/* SPORT3 Multi-Channel	Transmit Select	Register 0 */#define	SPORT3_MTCS1		0xFFC02644	/* SPORT3 Multi-Channel	Transmit Select	Register 1 */#define	SPORT3_MTCS2		0xFFC02648	/* SPORT3 Multi-Channel	Transmit Select	Register 2 */#define	SPORT3_MTCS3		0xFFC0264C	/* SPORT3 Multi-Channel	Transmit Select	Register 3 */#define	SPORT3_MRCS0		0xFFC02650	/* SPORT3 Multi-Channel	Receive	Select Register	0 */#define	SPORT3_MRCS1		0xFFC02654	/* SPORT3 Multi-Channel	Receive	Select Register	1 */#define	SPORT3_MRCS2		0xFFC02658	/* SPORT3 Multi-Channel	Receive	Select Register	2 */#define	SPORT3_MRCS3		0xFFC0265C	/* SPORT3 Multi-Channel	Receive	Select Register	3 *//* CAN Controller		(0xFFC02A00 - 0xFFC02FFF)				 *//* For Mailboxes 0-15											 */#define	CAN_MC1				0xFFC02A00	/* Mailbox config reg 1	 */#define	CAN_MD1				0xFFC02A04	/* Mailbox direction reg 1 */#define	CAN_TRS1			0xFFC02A08	/* Transmit Request Set	reg 1 */#define	CAN_TRR1			0xFFC02A0C	/* Transmit Request Reset reg 1 */#define	CAN_TA1				0xFFC02A10	/* Transmit Acknowledge	reg 1 */#define	CAN_AA1				0xFFC02A14	/* Transmit Abort Acknowledge reg 1 */#define	CAN_RMP1			0xFFC02A18	/* Receive Message Pending reg 1 */#define	CAN_RML1			0xFFC02A1C	/* Receive Message Lost	reg 1 */#define	CAN_MBTIF1			0xFFC02A20	/* Mailbox Transmit Interrupt Flag reg 1 */#define	CAN_MBRIF1			0xFFC02A24	/* Mailbox Receive  Interrupt Flag reg 1 */#define	CAN_MBIM1			0xFFC02A28	/* Mailbox Interrupt Mask reg 1 */#define	CAN_RFH1			0xFFC02A2C	/* Remote Frame	Handling reg 1 */#define	CAN_OPSS1			0xFFC02A30	/* Overwrite Protection	Single Shot Xmission reg 1 *//* For Mailboxes 16-31											 */#define	CAN_MC2				0xFFC02A40	/* Mailbox config reg 2	 */#define	CAN_MD2				0xFFC02A44	/* Mailbox direction reg 2 */#define	CAN_TRS2			0xFFC02A48	/* Transmit Request Set	reg 2 */#define	CAN_TRR2			0xFFC02A4C	/* Transmit Request Reset reg 2 */#define	CAN_TA2				0xFFC02A50	/* Transmit Acknowledge	reg 2 */#define	CAN_AA2				0xFFC02A54	/* Transmit Abort Acknowledge reg 2 */#define	CAN_RMP2			0xFFC02A58	/* Receive Message Pending reg 2 */#define	CAN_RML2			0xFFC02A5C	/* Receive Message Lost	reg 2 */#define	CAN_MBTIF2			0xFFC02A60	/* Mailbox Transmit Interrupt Flag reg 2 */#define	CAN_MBRIF2			0xFFC02A64	/* Mailbox Receive  Interrupt Flag reg 2 */#define	CAN_MBIM2			0xFFC02A68	/* Mailbox Interrupt Mask reg 2 */#define	CAN_RFH2			0xFFC02A6C	/* Remote Frame	Handling reg 2 */#define	CAN_OPSS2			0xFFC02A70	/* Overwrite Protection	Single Shot Xmission reg 2 */#define	CAN_CLOCK			0xFFC02A80	/* Bit Timing Configuration register 0 */#define	CAN_TIMING			0xFFC02A84	/* Bit Timing Configuration register 1 */#define	CAN_DEBUG			0xFFC02A88	/* Debug Register		 *//* the following is for	backwards compatibility */#define	CAN_CNF		 CAN_DEBUG#define	CAN_STATUS			0xFFC02A8C	/* Global Status Register */#define	CAN_CEC				0xFFC02A90	/* Error Counter Register */#define	CAN_GIS				0xFFC02A94	/* Global Interrupt Status Register */#define	CAN_GIM				0xFFC02A98	/* Global Interrupt Mask Register */#define	CAN_GIF				0xFFC02A9C	/* Global Interrupt Flag Register */#define	CAN_CONTROL			0xFFC02AA0	/* Master Control Register */#define	CAN_INTR			0xFFC02AA4	/* Interrupt Pending Register */#define	CAN_MBTD			0xFFC02AAC	/* Mailbox Temporary Disable Feature */#define	CAN_EWR				0xFFC02AB0	/* Programmable	Warning	Level */#define	CAN_ESR				0xFFC02AB4	/* Error Status	Register */#define	CAN_UCCNT			0xFFC02AC4	/* Universal Counter	 */#define	CAN_UCRC			0xFFC02AC8	/* Universal Counter Reload/Capture Register */#define	CAN_UCCNF			0xFFC02ACC	/* Universal Counter Configuration Register *//* Mailbox Acceptance Masks					 */#define	CAN_AM00L			0xFFC02B00	/* Mailbox 0 Low Acceptance Mask */#define	CAN_AM00H			0xFFC02B04	/* Mailbox 0 High Acceptance Mask */#define	CAN_AM01L			0xFFC02B08	/* Mailbox 1 Low Acceptance Mask */#define	CAN_AM01H			0xFFC02B0C	/* Mailbox 1 High Acceptance Mask */#define	CAN_AM02L			0xFFC02B10	/* Mailbox 2 Low Acceptance Mask */#define	CAN_AM02H			0xFFC02B14	/* Mailbox 2 High Acceptance Mask */#define	CAN_AM03L			0xFFC02B18	/* Mailbox 3 Low Acceptance Mask */#define	CAN_AM03H			0xFFC02B1C	/* Mailbox 3 High Acceptance Mask */#define	CAN_AM04L			0xFFC02B20	/* Mailbox 4 Low Acceptance Mask */#define	CAN_AM04H			0xFFC02B24	/* Mailbox 4 High Acceptance Mask */#define	CAN_AM05L			0xFFC02B28	/* Mailbox 5 Low Acceptance Mask */#define	CAN_AM05H			0xFFC02B2C	/* Mailbox 5 High Acceptance Mask */#define	CAN_AM06L			0xFFC02B30	/* Mailbox 6 Low Acceptance Mask */#define	CAN_AM06H			0xFFC02B34	/* Mailbox 6 High Acceptance Mask */#define	CAN_AM07L			0xFFC02B38	/* Mailbox 7 Low Acceptance Mask */#define	CAN_AM07H			0xFFC02B3C	/* Mailbox 7 High Acceptance Mask */#define	CAN_AM08L			0xFFC02B40	/* Mailbox 8 Low Acceptance Mask */#define	CAN_AM08H			0xFFC02B44	/* Mailbox 8 High Acceptance Mask */#define	CAN_AM09L			0xFFC02B48	/* Mailbox 9 Low Acceptance Mask */#define	CAN_AM09H			0xFFC02B4C	/* Mailbox 9 High Acceptance Mask */#define	CAN_AM10L			0xFFC02B50	/* Mailbox 10 Low Acceptance Mask */#define	CAN_AM10H			0xFFC02B54	/* Mailbox 10 High Acceptance Mask */#define	CAN_AM11L			0xFFC02B58	/* Mailbox 11 Low Acceptance Mask */#define	CAN_AM11H			0xFFC02B5C	/* Mailbox 11 High Acceptance Mask */#define	CAN_AM12L			0xFFC02B60	/* Mailbox 12 Low Acceptance Mask */#define	CAN_AM12H			0xFFC02B64	/* Mailbox 12 High Acceptance Mask */#define	CAN_AM13L			0xFFC02B68	/* Mailbox 13 Low Acceptance Mask */#define	CAN_AM13H			0xFFC02B6C	/* Mailbox 13 High Acceptance Mask */#define	CAN_AM14L			0xFFC02B70	/* Mailbox 14 Low Acceptance Mask */#define	CAN_AM14H			0xFFC02B74	/* Mailbox 14 High Acceptance Mask */#define	CAN_AM15L			0xFFC02B78	/* Mailbox 15 Low Acceptance Mask */#define	CAN_AM15H			0xFFC02B7C	/* Mailbox 15 High Acceptance Mask */#define	CAN_AM16L			0xFFC02B80	/* Mailbox 16 Low Acceptance Mask */#define	CAN_AM16H			0xFFC02B84	/* Mailbox 16 High Acceptance Mask */#define	CAN_AM17L			0xFFC02B88	/* Mailbox 17 Low Acceptance Mask */#define	CAN_AM17H			0xFFC02B8C	/* Mailbox 17 High Acceptance Mask */#define	CAN_AM18L			0xFFC02B90	/* Mailbox 18 Low Acceptance Mask */#define	CAN_AM18H			0xFFC02B94	/* Mailbox 18 High Acceptance Mask */#define	CAN_AM19L			0xFFC02B98	/* Mailbox 19 Low Acceptance Mask */#define	CAN_AM19H			0xFFC02B9C	/* Mailbox 19 High Acceptance Mask */#define	CAN_AM20L			0xFFC02BA0	/* Mailbox 20 Low Acceptance Mask */#define	CAN_AM20H			0xFFC02BA4	/* Mailbox 20 High Acceptance Mask */#define	CAN_AM21L			0xFFC02BA8	/* Mailbox 21 Low Acceptance Mask */#define	CAN_AM21H			0xFFC02BAC	/* Mailbox 21 High Acceptance Mask */#define	CAN_AM22L			0xFFC02BB0	/* Mailbox 22 Low Acceptance Mask */#define	CAN_AM22H			0xFFC02BB4	/* Mailbox 22 High Acceptance Mask */#define	CAN_AM23L			0xFFC02BB8	/* Mailbox 23 Low Acceptance Mask */#define	CAN_AM23H			0xFFC02BBC	/* Mailbox 23 High Acceptance Mask */#define	CAN_AM24L			0xFFC02BC0	/* Mailbox 24 Low Acceptance Mask */#define	CAN_AM24H			0xFFC02BC4	/* Mailbox 24 High Acceptance Mask */#define	CAN_AM25L			0xFFC02BC8	/* Mailbox 25 Low Acceptance Mask */#define	CAN_AM25H			0xFFC02BCC	/* Mailbox 25 High Acceptance Mask */#define	CAN_AM26L			0xFFC02BD0	/* Mailbox 26 Low Acceptance Mask */#define	CAN_AM26H			0xFFC02BD4	/* Mailbox 26 High Acceptance Mask */#define	CAN_AM27L			0xFFC02BD8	/* Mailbox 27 Low Acceptance Mask */#define	CAN_AM27H			0xFFC02BDC	/* Mailbox 27 High Acceptance Mask */#define	CAN_AM28L			0xFFC02BE0	/* Mailbox 28 Low Acceptance Mask */#define	CAN_AM28H			0xFFC02BE4	/* Mailbox 28 High Acceptance Mask */#define	CAN_AM29L			0xFFC02BE8	/* Mailbox 29 Low Acceptance Mask */#define	CAN_AM29H			0xFFC02BEC	/* Mailbox 29 High Acceptance Mask */#define	CAN_AM30L			0xFFC02BF0	/* Mailbox 30 Low Acceptance Mask */#define	CAN_AM30H			0xFFC02BF4	/* Mailbox 30 High Acceptance Mask */#define	CAN_AM31L			0xFFC02BF8	/* Mailbox 31 Low Acceptance Mask */#define	CAN_AM31H			0xFFC02BFC	/* Mailbox 31 High Acceptance Mask *//* CAN Acceptance Mask Macros */#define	CAN_AM_L(x)			(CAN_AM00L+((x)*0x8))#define	CAN_AM_H(x)			(CAN_AM00H+((x)*0x8))/* Mailbox Registers									 */#define	CAN_MB00_DATA0		0xFFC02C00	/* Mailbox 0 Data Word 0 [15:0]	Register */#define	CAN_MB00_DATA1		0xFFC02C04	/* Mailbox 0 Data Word 1 [31:16] Register */#define	CAN_MB00_DATA2		0xFFC02C08	/* Mailbox 0 Data Word 2 [47:32] Register */#define	CAN_MB00_DATA3		0xFFC02C0C	/* Mailbox 0 Data Word 3 [63:48] Register */#define	CAN_MB00_LENGTH		0xFFC02C10	/* Mailbox 0 Data Length Code Register */#define	CAN_MB00_TIMESTAMP	0xFFC02C14	/* Mailbox 0 Time Stamp	Value Register */#define	CAN_MB00_ID0		0xFFC02C18	/* Mailbox 0 Identifier	Low Register */#define	CAN_MB00_ID1		0xFFC02C1C	/* Mailbox 0 Identifier	High Register */#define	CAN_MB01_DATA0		0xFFC02C20	/* Mailbox 1 Data Word 0 [15:0]	Register */#define	CAN_MB01_DATA1		0xFFC02C24	/* Mailbox 1 Data Word 1 [31:16] Register */#define	CAN_MB01_DATA2		0xFFC02C28	/* Mailbox 1 Data Word 2 [47:32] Register */#define	CAN_MB01_DATA3		0xFFC02C2C	/* Mailbox 1 Data Word 3 [63:48] Register */#define	CAN_MB01_LENGTH		0xFFC02C30	/* Mailbox 1 Data Length Code Register */#define	CAN_MB01_TIMESTAMP	0xFFC02C34	/* Mailbox 1 Time Stamp	Value Register */#define	CAN_MB01_ID0		0xFFC02C38	/* Mailbox 1 Identifier	Low Register */#define	CAN_MB01_ID1		0xFFC02C3C	/* Mailbox 1 Identifier	High Register */#define	CAN_MB02_DATA0		0xFFC02C40	/* Mailbox 2 Data Word 0 [15:0]	Register */#define	CAN_MB02_DATA1		0xFFC02C44	/* Mailbox 2 Data Word 1 [31:16] Register */#define	CAN_MB02_DATA2		0xFFC02C48	/* Mailbox 2 Data Word 2 [47:32] Register */#define	CAN_MB02_DATA3		0xFFC02C4C	/* Mailbox 2 Data Word 3 [63:48] Register */#define	CAN_MB02_LENGTH		0xFFC02C50	/* Mailbox 2 Data Length Code Register */#define	CAN_MB02_TIMESTAMP	0xFFC02C54	/* Mailbox 2 Time Stamp	Value Register */#define	CAN_MB02_ID0		0xFFC02C58	/* Mailbox 2 Identifier	Low Register */#define	CAN_MB02_ID1		0xFFC02C5C	/* Mailbox 2 Identifier	High Register */#define	CAN_MB03_DATA0		0xFFC02C60	/* Mailbox 3 Data Word 0 [15:0]	Register */#define	CAN_MB03_DATA1		0xFFC02C64	/* Mailbox 3 Data Word 1 [31:16] Register */#define	CAN_MB03_DATA2		0xFFC02C68	/* Mailbox 3 Data Word 2 [47:32] Register */#define	CAN_MB03_DATA3		0xFFC02C6C	/* Mailbox 3 Data Word 3 [63:48] Register */#define	CAN_MB03_LENGTH		0xFFC02C70	/* Mailbox 3 Data Length Code Register */#define	CAN_MB03_TIMESTAMP	0xFFC02C74	/* Mailbox 3 Time Stamp	Value Register */#define	CAN_MB03_ID0		0xFFC02C78	/* Mailbox 3 Identifier	Low Register */#define	CAN_MB03_ID1		0xFFC02C7C	/* Mailbox 3 Identifier	High Register */#define	CAN_MB04_DATA0		0xFFC02C80	/* Mailbox 4 Data Word 0 [15:0]	Register */#define	CAN_MB04_DATA1		0xFFC02C84	/* Mailbox 4 Data Word 1 [31:16] Register */#define	CAN_MB04_DATA2		0xFFC02C88	/* Mailbox 4 Data Word 2 [47:32] Register */#define	CAN_MB04_DATA3		0xFFC02C8C	/* Mailbox 4 Data Word 3 [63:48] Register */#define	CAN_MB04_LENGTH		0xFFC02C90	/* Mailbox 4 Data Length Code Register */#define	CAN_MB04_TIMESTAMP	0xFFC02C94	/* Mailbox 4 Time Stamp	Value Register */#define	CAN_MB04_ID0		0xFFC02C98	/* Mailbox 4 Identifier	Low Register */#define	CAN_MB04_ID1		0xFFC02C9C	/* Mailbox 4 Identifier	High Register */#define	CAN_MB05_DATA0		0xFFC02CA0	/* Mailbox 5 Data Word 0 [15:0]	Register */#define	CAN_MB05_DATA1		0xFFC02CA4	/* Mailbox 5 Data Word 1 [31:16] Register */#define	CAN_MB05_DATA2		0xFFC02CA8	/* Mailbox 5 Data Word 2 [47:32] Register */#define	CAN_MB05_DATA3		0xFFC02CAC	/* Mailbox 5 Data Word 3 [63:48] Register */#define	CAN_MB05_LENGTH		0xFFC02CB0	/* Mailbox 5 Data Length Code Register */#define	CAN_MB05_TIMESTAMP	0xFFC02CB4	/* Mailbox 5 Time Stamp	Value Register */#define	CAN_MB05_ID0		0xFFC02CB8	/* Mailbox 5 Identifier	Low Register */#define	CAN_MB05_ID1		0xFFC02CBC	/* Mailbox 5 Identifier	High Register */#define	CAN_MB06_DATA0		0xFFC02CC0	/* Mailbox 6 Data Word 0 [15:0]	Register */#define	CAN_MB06_DATA1		0xFFC02CC4	/* Mailbox 6 Data Word 1 [31:16] Register */#define	CAN_MB06_DATA2		0xFFC02CC8	/* Mailbox 6 Data Word 2 [47:32] Register */#define	CAN_MB06_DATA3		0xFFC02CCC	/* Mailbox 6 Data Word 3 [63:48] Register */#define	CAN_MB06_LENGTH		0xFFC02CD0	/* Mailbox 6 Data Length Code Register */#define	CAN_MB06_TIMESTAMP	0xFFC02CD4	/* Mailbox 6 Time Stamp	Value Register */#define	CAN_MB06_ID0		0xFFC02CD8	/* Mailbox 6 Identifier	Low Register */#define	CAN_MB06_ID1		0xFFC02CDC	/* Mailbox 6 Identifier	High Register */#define	CAN_MB07_DATA0		0xFFC02CE0	/* Mailbox 7 Data Word 0 [15:0]	Register */#define	CAN_MB07_DATA1		0xFFC02CE4	/* Mailbox 7 Data Word 1 [31:16] Register */#define	CAN_MB07_DATA2		0xFFC02CE8	/* Mailbox 7 Data Word 2 [47:32] Register */#define	CAN_MB07_DATA3		0xFFC02CEC	/* Mailbox 7 Data Word 3 [63:48] Register */#define	CAN_MB07_LENGTH		0xFFC02CF0	/* Mailbox 7 Data Length Code Register */#define	CAN_MB07_TIMESTAMP	0xFFC02CF4	/* Mailbox 7 Time Stamp	Value Register */#define	CAN_MB07_ID0		0xFFC02CF8	/* Mailbox 7 Identifier	Low Register */#define	CAN_MB07_ID1		0xFFC02CFC	/* Mailbox 7 Identifier	High Register */#define	CAN_MB08_DATA0		0xFFC02D00	/* Mailbox 8 Data Word 0 [15:0]	Register */#define	CAN_MB08_DATA1		0xFFC02D04	/* Mailbox 8 Data Word 1 [31:16] Register */#define	CAN_MB08_DATA2		0xFFC02D08	/* Mailbox 8 Data Word 2 [47:32] Register */#define	CAN_MB08_DATA3		0xFFC02D0C	/* Mailbox 8 Data Word 3 [63:48] Register */#define	CAN_MB08_LENGTH		0xFFC02D10	/* Mailbox 8 Data Length Code Register */#define	CAN_MB08_TIMESTAMP	0xFFC02D14	/* Mailbox 8 Time Stamp	Value Register */#define	CAN_MB08_ID0		0xFFC02D18	/* Mailbox 8 Identifier	Low Register */#define	CAN_MB08_ID1		0xFFC02D1C	/* Mailbox 8 Identifier	High Register */#define	CAN_MB09_DATA0		0xFFC02D20	/* Mailbox 9 Data Word 0 [15:0]	Register */#define	CAN_MB09_DATA1		0xFFC02D24	/* Mailbox 9 Data Word 1 [31:16] Register */#define	CAN_MB09_DATA2		0xFFC02D28	/* Mailbox 9 Data Word 2 [47:32] Register */#define	CAN_MB09_DATA3		0xFFC02D2C	/* Mailbox 9 Data Word 3 [63:48] Register */#define	CAN_MB09_LENGTH		0xFFC02D30	/* Mailbox 9 Data Length Code Register */#define	CAN_MB09_TIMESTAMP	0xFFC02D34	/* Mailbox 9 Time Stamp	Value Register */#define	CAN_MB09_ID0		0xFFC02D38	/* Mailbox 9 Identifier	Low Register */#define	CAN_MB09_ID1		0xFFC02D3C	/* Mailbox 9 Identifier	High Register */#define	CAN_MB10_DATA0		0xFFC02D40	/* Mailbox 10 Data Word	0 [15:0] Register */#define	CAN_MB10_DATA1		0xFFC02D44	/* Mailbox 10 Data Word	1 [31:16] Register */#define	CAN_MB10_DATA2		0xFFC02D48	/* Mailbox 10 Data Word	2 [47:32] Register */#define	CAN_MB10_DATA3		0xFFC02D4C	/* Mailbox 10 Data Word	3 [63:48] Register */#define	CAN_MB10_LENGTH		0xFFC02D50	/* Mailbox 10 Data Length Code Register */#define	CAN_MB10_TIMESTAMP	0xFFC02D54	/* Mailbox 10 Time Stamp Value Register */#define	CAN_MB10_ID0		0xFFC02D58	/* Mailbox 10 Identifier Low Register */#define	CAN_MB10_ID1		0xFFC02D5C	/* Mailbox 10 Identifier High Register */#define	CAN_MB11_DATA0		0xFFC02D60	/* Mailbox 11 Data Word	0 [15:0] Register */#define	CAN_MB11_DATA1		0xFFC02D64	/* Mailbox 11 Data Word	1 [31:16] Register */#define	CAN_MB11_DATA2		0xFFC02D68	/* Mailbox 11 Data Word	2 [47:32] Register */#define	CAN_MB11_DATA3		0xFFC02D6C	/* Mailbox 11 Data Word	3 [63:48] Register */#define	CAN_MB11_LENGTH		0xFFC02D70	/* Mailbox 11 Data Length Code Register */#define	CAN_MB11_TIMESTAMP	0xFFC02D74	/* Mailbox 11 Time Stamp Value Register */#define	CAN_MB11_ID0		0xFFC02D78	/* Mailbox 11 Identifier Low Register */#define	CAN_MB11_ID1		0xFFC02D7C	/* Mailbox 11 Identifier High Register */#define	CAN_MB12_DATA0		0xFFC02D80	/* Mailbox 12 Data Word	0 [15:0] Register */#define	CAN_MB12_DATA1		0xFFC02D84	/* Mailbox 12 Data Word	1 [31:16] Register */#define	CAN_MB12_DATA2		0xFFC02D88	/* Mailbox 12 Data Word	2 [47:32] Register */#define	CAN_MB12_DATA3		0xFFC02D8C	/* Mailbox 12 Data Word	3 [63:48] Register */#define	CAN_MB12_LENGTH		0xFFC02D90	/* Mailbox 12 Data Length Code Register */#define	CAN_MB12_TIMESTAMP	0xFFC02D94	/* Mailbox 12 Time Stamp Value Register */#define	CAN_MB12_ID0		0xFFC02D98	/* Mailbox 12 Identifier Low Register */#define	CAN_MB12_ID1		0xFFC02D9C	/* Mailbox 12 Identifier High Register */#define	CAN_MB13_DATA0		0xFFC02DA0	/* Mailbox 13 Data Word	0 [15:0] Register */#define	CAN_MB13_DATA1		0xFFC02DA4	/* Mailbox 13 Data Word	1 [31:16] Register */#define	CAN_MB13_DATA2		0xFFC02DA8	/* Mailbox 13 Data Word	2 [47:32] Register */#define	CAN_MB13_DATA3		0xFFC02DAC	/* Mailbox 13 Data Word	3 [63:48] Register */#define	CAN_MB13_LENGTH		0xFFC02DB0	/* Mailbox 13 Data Length Code Register */#define	CAN_MB13_TIMESTAMP	0xFFC02DB4	/* Mailbox 13 Time Stamp Value Register */#define	CAN_MB13_ID0		0xFFC02DB8	/* Mailbox 13 Identifier Low Register */#define	CAN_MB13_ID1		0xFFC02DBC	/* Mailbox 13 Identifier High Register */#define	CAN_MB14_DATA0		0xFFC02DC0	/* Mailbox 14 Data Word	0 [15:0] Register */#define	CAN_MB14_DATA1		0xFFC02DC4	/* Mailbox 14 Data Word	1 [31:16] Register */#define	CAN_MB14_DATA2		0xFFC02DC8	/* Mailbox 14 Data Word	2 [47:32] Register */#define	CAN_MB14_DATA3		0xFFC02DCC	/* Mailbox 14 Data Word	3 [63:48] Register */#define	CAN_MB14_LENGTH		0xFFC02DD0	/* Mailbox 14 Data Length Code Register */#define	CAN_MB14_TIMESTAMP	0xFFC02DD4	/* Mailbox 14 Time Stamp Value Register */#define	CAN_MB14_ID0		0xFFC02DD8	/* Mailbox 14 Identifier Low Register */#define	CAN_MB14_ID1		0xFFC02DDC	/* Mailbox 14 Identifier High Register */#define	CAN_MB15_DATA0		0xFFC02DE0	/* Mailbox 15 Data Word	0 [15:0] Register */#define	CAN_MB15_DATA1		0xFFC02DE4	/* Mailbox 15 Data Word	1 [31:16] Register */#define	CAN_MB15_DATA2		0xFFC02DE8	/* Mailbox 15 Data Word	2 [47:32] Register */#define	CAN_MB15_DATA3		0xFFC02DEC	/* Mailbox 15 Data Word	3 [63:48] Register */#define	CAN_MB15_LENGTH		0xFFC02DF0	/* Mailbox 15 Data Length Code Register */#define	CAN_MB15_TIMESTAMP	0xFFC02DF4	/* Mailbox 15 Time Stamp Value Register */#define	CAN_MB15_ID0		0xFFC02DF8	/* Mailbox 15 Identifier Low Register */#define	CAN_MB15_ID1		0xFFC02DFC	/* Mailbox 15 Identifier High Register */#define	CAN_MB16_DATA0		0xFFC02E00	/* Mailbox 16 Data Word	0 [15:0] Register */#define	CAN_MB16_DATA1		0xFFC02E04	/* Mailbox 16 Data Word	1 [31:16] Register */#define	CAN_MB16_DATA2		0xFFC02E08	/* Mailbox 16 Data Word	2 [47:32] Register */#define	CAN_MB16_DATA3		0xFFC02E0C	/* Mailbox 16 Data Word	3 [63:48] Register */#define	CAN_MB16_LENGTH		0xFFC02E10	/* Mailbox 16 Data Length Code Register */#define	CAN_MB16_TIMESTAMP	0xFFC02E14	/* Mailbox 16 Time Stamp Value Register */#define	CAN_MB16_ID0		0xFFC02E18	/* Mailbox 16 Identifier Low Register */#define	CAN_MB16_ID1		0xFFC02E1C	/* Mailbox 16 Identifier High Register */#define	CAN_MB17_DATA0		0xFFC02E20	/* Mailbox 17 Data Word	0 [15:0] Register */#define	CAN_MB17_DATA1		0xFFC02E24	/* Mailbox 17 Data Word	1 [31:16] Register */#define	CAN_MB17_DATA2		0xFFC02E28	/* Mailbox 17 Data Word	2 [47:32] Register */#define	CAN_MB17_DATA3		0xFFC02E2C	/* Mailbox 17 Data Word	3 [63:48] Register */#define	CAN_MB17_LENGTH		0xFFC02E30	/* Mailbox 17 Data Length Code Register */#define	CAN_MB17_TIMESTAMP	0xFFC02E34	/* Mailbox 17 Time Stamp Value Register */#define	CAN_MB17_ID0		0xFFC02E38	/* Mailbox 17 Identifier Low Register */#define	CAN_MB17_ID1		0xFFC02E3C	/* Mailbox 17 Identifier High Register */#define	CAN_MB18_DATA0		0xFFC02E40	/* Mailbox 18 Data Word	0 [15:0] Register */#define	CAN_MB18_DATA1		0xFFC02E44	/* Mailbox 18 Data Word	1 [31:16] Register */#define	CAN_MB18_DATA2		0xFFC02E48	/* Mailbox 18 Data Word	2 [47:32] Register */#define	CAN_MB18_DATA3		0xFFC02E4C	/* Mailbox 18 Data Word	3 [63:48] Register */#define	CAN_MB18_LENGTH		0xFFC02E50	/* Mailbox 18 Data Length Code Register */#define	CAN_MB18_TIMESTAMP	0xFFC02E54	/* Mailbox 18 Time Stamp Value Register */#define	CAN_MB18_ID0		0xFFC02E58	/* Mailbox 18 Identifier Low Register */#define	CAN_MB18_ID1		0xFFC02E5C	/* Mailbox 18 Identifier High Register */#define	CAN_MB19_DATA0		0xFFC02E60	/* Mailbox 19 Data Word	0 [15:0] Register */#define	CAN_MB19_DATA1		0xFFC02E64	/* Mailbox 19 Data Word	1 [31:16] Register */#define	CAN_MB19_DATA2		0xFFC02E68	/* Mailbox 19 Data Word	2 [47:32] Register */#define	CAN_MB19_DATA3		0xFFC02E6C	/* Mailbox 19 Data Word	3 [63:48] Register */#define	CAN_MB19_LENGTH		0xFFC02E70	/* Mailbox 19 Data Length Code Register */#define	CAN_MB19_TIMESTAMP	0xFFC02E74	/* Mailbox 19 Time Stamp Value Register */#define	CAN_MB19_ID0		0xFFC02E78	/* Mailbox 19 Identifier Low Register */#define	CAN_MB19_ID1		0xFFC02E7C	/* Mailbox 19 Identifier High Register */#define	CAN_MB20_DATA0		0xFFC02E80	/* Mailbox 20 Data Word	0 [15:0] Register */#define	CAN_MB20_DATA1		0xFFC02E84	/* Mailbox 20 Data Word	1 [31:16] Register */#define	CAN_MB20_DATA2		0xFFC02E88	/* Mailbox 20 Data Word	2 [47:32] Register */#define	CAN_MB20_DATA3		0xFFC02E8C	/* Mailbox 20 Data Word	3 [63:48] Register */#define	CAN_MB20_LENGTH		0xFFC02E90	/* Mailbox 20 Data Length Code Register */#define	CAN_MB20_TIMESTAMP	0xFFC02E94	/* Mailbox 20 Time Stamp Value Register */#define	CAN_MB20_ID0		0xFFC02E98	/* Mailbox 20 Identifier Low Register */#define	CAN_MB20_ID1		0xFFC02E9C	/* Mailbox 20 Identifier High Register */#define	CAN_MB21_DATA0		0xFFC02EA0	/* Mailbox 21 Data Word	0 [15:0] Register */#define	CAN_MB21_DATA1		0xFFC02EA4	/* Mailbox 21 Data Word	1 [31:16] Register */#define	CAN_MB21_DATA2		0xFFC02EA8	/* Mailbox 21 Data Word	2 [47:32] Register */#define	CAN_MB21_DATA3		0xFFC02EAC	/* Mailbox 21 Data Word	3 [63:48] Register */#define	CAN_MB21_LENGTH		0xFFC02EB0	/* Mailbox 21 Data Length Code Register */#define	CAN_MB21_TIMESTAMP	0xFFC02EB4	/* Mailbox 21 Time Stamp Value Register */#define	CAN_MB21_ID0		0xFFC02EB8	/* Mailbox 21 Identifier Low Register */#define	CAN_MB21_ID1		0xFFC02EBC	/* Mailbox 21 Identifier High Register */#define	CAN_MB22_DATA0		0xFFC02EC0	/* Mailbox 22 Data Word	0 [15:0] Register */#define	CAN_MB22_DATA1		0xFFC02EC4	/* Mailbox 22 Data Word	1 [31:16] Register */#define	CAN_MB22_DATA2		0xFFC02EC8	/* Mailbox 22 Data Word	2 [47:32] Register */#define	CAN_MB22_DATA3		0xFFC02ECC	/* Mailbox 22 Data Word	3 [63:48] Register */#define	CAN_MB22_LENGTH		0xFFC02ED0	/* Mailbox 22 Data Length Code Register */#define	CAN_MB22_TIMESTAMP	0xFFC02ED4	/* Mailbox 22 Time Stamp Value Register */#define	CAN_MB22_ID0		0xFFC02ED8	/* Mailbox 22 Identifier Low Register */#define	CAN_MB22_ID1		0xFFC02EDC	/* Mailbox 22 Identifier High Register */#define	CAN_MB23_DATA0		0xFFC02EE0	/* Mailbox 23 Data Word	0 [15:0] Register */#define	CAN_MB23_DATA1		0xFFC02EE4	/* Mailbox 23 Data Word	1 [31:16] Register */#define	CAN_MB23_DATA2		0xFFC02EE8	/* Mailbox 23 Data Word	2 [47:32] Register */#define	CAN_MB23_DATA3		0xFFC02EEC	/* Mailbox 23 Data Word	3 [63:48] Register */#define	CAN_MB23_LENGTH		0xFFC02EF0	/* Mailbox 23 Data Length Code Register */#define	CAN_MB23_TIMESTAMP	0xFFC02EF4	/* Mailbox 23 Time Stamp Value Register */#define	CAN_MB23_ID0		0xFFC02EF8	/* Mailbox 23 Identifier Low Register */#define	CAN_MB23_ID1		0xFFC02EFC	/* Mailbox 23 Identifier High Register */#define	CAN_MB24_DATA0		0xFFC02F00	/* Mailbox 24 Data Word	0 [15:0] Register */#define	CAN_MB24_DATA1		0xFFC02F04	/* Mailbox 24 Data Word	1 [31:16] Register */#define	CAN_MB24_DATA2		0xFFC02F08	/* Mailbox 24 Data Word	2 [47:32] Register */#define	CAN_MB24_DATA3		0xFFC02F0C	/* Mailbox 24 Data Word	3 [63:48] Register */#define	CAN_MB24_LENGTH		0xFFC02F10	/* Mailbox 24 Data Length Code Register */#define	CAN_MB24_TIMESTAMP	0xFFC02F14	/* Mailbox 24 Time Stamp Value Register */#define	CAN_MB24_ID0		0xFFC02F18	/* Mailbox 24 Identifier Low Register */#define	CAN_MB24_ID1		0xFFC02F1C	/* Mailbox 24 Identifier High Register */#define	CAN_MB25_DATA0		0xFFC02F20	/* Mailbox 25 Data Word	0 [15:0] Register */#define	CAN_MB25_DATA1		0xFFC02F24	/* Mailbox 25 Data Word	1 [31:16] Register */#define	CAN_MB25_DATA2		0xFFC02F28	/* Mailbox 25 Data Word	2 [47:32] Register */#define	CAN_MB25_DATA3		0xFFC02F2C	/* Mailbox 25 Data Word	3 [63:48] Register */#define	CAN_MB25_LENGTH		0xFFC02F30	/* Mailbox 25 Data Length Code Register */#define	CAN_MB25_TIMESTAMP	0xFFC02F34	/* Mailbox 25 Time Stamp Value Register */#define	CAN_MB25_ID0		0xFFC02F38	/* Mailbox 25 Identifier Low Register */#define	CAN_MB25_ID1		0xFFC02F3C	/* Mailbox 25 Identifier High Register */#define	CAN_MB26_DATA0		0xFFC02F40	/* Mailbox 26 Data Word	0 [15:0] Register */#define	CAN_MB26_DATA1		0xFFC02F44	/* Mailbox 26 Data Word	1 [31:16] Register */#define	CAN_MB26_DATA2		0xFFC02F48	/* Mailbox 26 Data Word	2 [47:32] Register */#define	CAN_MB26_DATA3		0xFFC02F4C	/* Mailbox 26 Data Word	3 [63:48] Register */#define	CAN_MB26_LENGTH		0xFFC02F50	/* Mailbox 26 Data Length Code Register */#define	CAN_MB26_TIMESTAMP	0xFFC02F54	/* Mailbox 26 Time Stamp Value Register */#define	CAN_MB26_ID0		0xFFC02F58	/* Mailbox 26 Identifier Low Register */#define	CAN_MB26_ID1		0xFFC02F5C	/* Mailbox 26 Identifier High Register */#define	CAN_MB27_DATA0		0xFFC02F60	/* Mailbox 27 Data Word	0 [15:0] Register */#define	CAN_MB27_DATA1		0xFFC02F64	/* Mailbox 27 Data Word	1 [31:16] Register */#define	CAN_MB27_DATA2		0xFFC02F68	/* Mailbox 27 Data Word	2 [47:32] Register */#define	CAN_MB27_DATA3		0xFFC02F6C	/* Mailbox 27 Data Word	3 [63:48] Register */#define	CAN_MB27_LENGTH		0xFFC02F70	/* Mailbox 27 Data Length Code Register */#define	CAN_MB27_TIMESTAMP	0xFFC02F74	/* Mailbox 27 Time Stamp Value Register */#define	CAN_MB27_ID0		0xFFC02F78	/* Mailbox 27 Identifier Low Register */#define	CAN_MB27_ID1		0xFFC02F7C	/* Mailbox 27 Identifier High Register */#define	CAN_MB28_DATA0		0xFFC02F80	/* Mailbox 28 Data Word	0 [15:0] Register */#define	CAN_MB28_DATA1		0xFFC02F84	/* Mailbox 28 Data Word	1 [31:16] Register */#define	CAN_MB28_DATA2		0xFFC02F88	/* Mailbox 28 Data Word	2 [47:32] Register */#define	CAN_MB28_DATA3		0xFFC02F8C	/* Mailbox 28 Data Word	3 [63:48] Register */#define	CAN_MB28_LENGTH		0xFFC02F90	/* Mailbox 28 Data Length Code Register */#define	CAN_MB28_TIMESTAMP	0xFFC02F94	/* Mailbox 28 Time Stamp Value Register */#define	CAN_MB28_ID0		0xFFC02F98	/* Mailbox 28 Identifier Low Register */#define	CAN_MB28_ID1		0xFFC02F9C	/* Mailbox 28 Identifier High Register */#define	CAN_MB29_DATA0		0xFFC02FA0	/* Mailbox 29 Data Word	0 [15:0] Register */#define	CAN_MB29_DATA1		0xFFC02FA4	/* Mailbox 29 Data Word	1 [31:16] Register */#define	CAN_MB29_DATA2		0xFFC02FA8	/* Mailbox 29 Data Word	2 [47:32] Register */#define	CAN_MB29_DATA3		0xFFC02FAC	/* Mailbox 29 Data Word	3 [63:48] Register */#define	CAN_MB29_LENGTH		0xFFC02FB0	/* Mailbox 29 Data Length Code Register */#define	CAN_MB29_TIMESTAMP	0xFFC02FB4	/* Mailbox 29 Time Stamp Value Register */#define	CAN_MB29_ID0		0xFFC02FB8	/* Mailbox 29 Identifier Low Register */#define	CAN_MB29_ID1		0xFFC02FBC	/* Mailbox 29 Identifier High Register */#define	CAN_MB30_DATA0		0xFFC02FC0	/* Mailbox 30 Data Word	0 [15:0] Register */#define	CAN_MB30_DATA1		0xFFC02FC4	/* Mailbox 30 Data Word	1 [31:16] Register */#define	CAN_MB30_DATA2		0xFFC02FC8	/* Mailbox 30 Data Word	2 [47:32] Register */#define	CAN_MB30_DATA3		0xFFC02FCC	/* Mailbox 30 Data Word	3 [63:48] Register */#define	CAN_MB30_LENGTH		0xFFC02FD0	/* Mailbox 30 Data Length Code Register */#define	CAN_MB30_TIMESTAMP	0xFFC02FD4	/* Mailbox 30 Time Stamp Value Register */#define	CAN_MB30_ID0		0xFFC02FD8	/* Mailbox 30 Identifier Low Register */#define	CAN_MB30_ID1		0xFFC02FDC	/* Mailbox 30 Identifier High Register */#define	CAN_MB31_DATA0		0xFFC02FE0	/* Mailbox 31 Data Word	0 [15:0] Register */#define	CAN_MB31_DATA1		0xFFC02FE4	/* Mailbox 31 Data Word	1 [31:16] Register */#define	CAN_MB31_DATA2		0xFFC02FE8	/* Mailbox 31 Data Word	2 [47:32] Register */#define	CAN_MB31_DATA3		0xFFC02FEC	/* Mailbox 31 Data Word	3 [63:48] Register */#define	CAN_MB31_LENGTH		0xFFC02FF0	/* Mailbox 31 Data Length Code Register */#define	CAN_MB31_TIMESTAMP	0xFFC02FF4	/* Mailbox 31 Time Stamp Value Register */#define	CAN_MB31_ID0		0xFFC02FF8	/* Mailbox 31 Identifier Low Register */#define	CAN_MB31_ID1		0xFFC02FFC	/* Mailbox 31 Identifier High Register *//* CAN Mailbox Area Macros */#define	CAN_MB_ID1(x)		(CAN_MB00_ID1+((x)*0x20))#define	CAN_MB_ID0(x)		(CAN_MB00_ID0+((x)*0x20))#define	CAN_MB_TIMESTAMP(x)	(CAN_MB00_TIMESTAMP+((x)*0x20))#define	CAN_MB_LENGTH(x)	(CAN_MB00_LENGTH+((x)*0x20))#define	CAN_MB_DATA3(x)		(CAN_MB00_DATA3+((x)*0x20))#define	CAN_MB_DATA2(x)		(CAN_MB00_DATA2+((x)*0x20))#define	CAN_MB_DATA1(x)		(CAN_MB00_DATA1+((x)*0x20))#define	CAN_MB_DATA0(x)		(CAN_MB00_DATA0+((x)*0x20))/*********************************************************************************** *//* System MMR Register Bits and	Macros *//******************************************************************************* *//* SWRST Mask */#define	SYSTEM_RESET	0x0007	/* Initiates A System Software Reset */#define	DOUBLE_FAULT	0x0008	/* Core	Double Fault Causes Reset */#define	RESET_DOUBLE	0x2000	/* SW Reset Generated By Core Double-Fault */#define	RESET_WDOG		0x4000	/* SW Reset Generated By Watchdog Timer */#define	RESET_SOFTWARE	0x8000	/* SW Reset Occurred Since Last	Read Of	SWRST *//* SYSCR Masks													 */#define	BMODE			0x0006	/* Boot	Mode - Latched During HW Reset From Mode Pins */#define	NOBOOT			0x0010	/* Execute From	L1 or ASYNC Bank 0 When	BMODE =	0 *//* *************  SYSTEM INTERRUPT CONTROLLER MASKS ***************** *//* Peripheral Masks For	SIC0_ISR, SIC0_IWR, SIC0_IMASK */
 |