| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840 | /* linux/arch/arm/plat-s3c64xx/clock.c * * Copyright 2008 Openmoko, Inc. * Copyright 2008 Simtec Electronics *	Ben Dooks <ben@simtec.co.uk> *	http://armlinux.simtec.co.uk/ * * S3C64XX Base clock support * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation.*/#include <linux/init.h>#include <linux/module.h>#include <linux/interrupt.h>#include <linux/ioport.h>#include <linux/clk.h>#include <linux/err.h>#include <linux/io.h>#include <mach/hardware.h>#include <mach/map.h>#include <mach/regs-sys.h>#include <mach/regs-clock.h>#include <plat/cpu.h>#include <plat/devs.h>#include <plat/cpu-freq.h>#include <plat/clock.h>#include <plat/clock-clksrc.h>#include <plat/pll.h>/* fin_apll, fin_mpll and fin_epll are all the same clock, which we call * ext_xtal_mux for want of an actual name from the manual.*/static struct clk clk_ext_xtal_mux = {	.name		= "ext_xtal",};#define clk_fin_apll clk_ext_xtal_mux#define clk_fin_mpll clk_ext_xtal_mux#define clk_fin_epll clk_ext_xtal_mux#define clk_fout_mpll	clk_mpll#define clk_fout_epll	clk_epllstruct clk clk_h2 = {	.name		= "hclk2",	.rate		= 0,};struct clk clk_27m = {	.name		= "clk_27m",	.rate		= 27000000,};static int clk_48m_ctrl(struct clk *clk, int enable){	unsigned long flags;	u32 val;	/* can't rely on clock lock, this register has other usages */	local_irq_save(flags);	val = __raw_readl(S3C64XX_OTHERS);	if (enable)		val |= S3C64XX_OTHERS_USBMASK;	else		val &= ~S3C64XX_OTHERS_USBMASK;	__raw_writel(val, S3C64XX_OTHERS);	local_irq_restore(flags);	return 0;}struct clk clk_48m = {	.name		= "clk_48m",	.rate		= 48000000,	.enable		= clk_48m_ctrl,};struct clk clk_xusbxti = {	.name		= "xusbxti",	.rate		= 48000000,};static int inline s3c64xx_gate(void __iomem *reg,				struct clk *clk,				int enable){	unsigned int ctrlbit = clk->ctrlbit;	u32 con;	con = __raw_readl(reg);	if (enable)		con |= ctrlbit;	else		con &= ~ctrlbit;	__raw_writel(con, reg);	return 0;}static int s3c64xx_pclk_ctrl(struct clk *clk, int enable){	return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);}static int s3c64xx_hclk_ctrl(struct clk *clk, int enable){	return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);}int s3c64xx_sclk_ctrl(struct clk *clk, int enable){	return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);}static struct clk init_clocks_off[] = {	{		.name		= "nand",		.parent		= &clk_h,	}, {		.name		= "rtc",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_RTC,	}, {		.name		= "adc",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_TSADC,	}, {		.name		= "i2c",		.devname        = "s3c2440-i2c.0",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_IIC,	}, {		.name		= "i2c",		.devname	= "s3c2440-i2c.1",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C6410_CLKCON_PCLK_I2C1,	}, {		.name		= "keypad",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_KEYPAD,	}, {		.name		= "spi",		.devname	= "s3c6410-spi.0",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_SPI0,	}, {		.name		= "spi",		.devname	= "s3c6410-spi.1",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_SPI1,	}, {		.name		= "48m",		.devname	= "s3c-sdhci.0",		.parent		= &clk_48m,		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_MMC0_48,	}, {		.name		= "48m",		.devname	= "s3c-sdhci.1",		.parent		= &clk_48m,		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_MMC1_48,	}, {		.name		= "48m",		.devname	= "s3c-sdhci.2",		.parent		= &clk_48m,		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_MMC2_48,	}, {		.name		= "ac97",		.parent		= &clk_p,		.ctrlbit	= S3C_CLKCON_PCLK_AC97,	}, {		.name		= "cfcon",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_IHOST,	}, {		.name		= "dma0",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_DMA0,	}, {		.name		= "dma1",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_DMA1,	}, {		.name		= "3dse",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_3DSE,	}, {		.name		= "hclk_secur",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_SECUR,	}, {		.name		= "sdma1",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_SDMA1,	}, {		.name		= "sdma0",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_SDMA0,	}, {		.name		= "hclk_jpeg",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_JPEG,	}, {		.name		= "camif",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_CAMIF,	}, {		.name		= "hclk_scaler",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_SCALER,	}, {		.name		= "2d",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_2D,	}, {		.name		= "tv",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_TV,	}, {		.name		= "post0",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_POST0,	}, {		.name		= "rot",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_ROT,	}, {		.name		= "hclk_mfc",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_MFC,	}, {		.name		= "pclk_mfc",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_MFC,	}, {		.name		= "dac27",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_DAC27,	}, {		.name		= "tv27",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_TV27,	}, {		.name		= "scaler27",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_SCALER27,	}, {		.name		= "sclk_scaler",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_SCALER,	}, {		.name		= "post0_27",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_POST0_27,	}, {		.name		= "secur",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_SECUR,	}, {		.name		= "sclk_mfc",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_MFC,	}, {		.name		= "sclk_jpeg",		.enable		= s3c64xx_sclk_ctrl,		.ctrlbit	= S3C_CLKCON_SCLK_JPEG,	},};static struct clk clk_48m_spi0 = {	.name		= "spi_48m",	.devname	= "s3c6410-spi.0",	.parent		= &clk_48m,	.enable		= s3c64xx_sclk_ctrl,	.ctrlbit	= S3C_CLKCON_SCLK_SPI0_48,};static struct clk clk_48m_spi1 = {	.name		= "spi_48m",	.devname	= "s3c6410-spi.1",	.parent		= &clk_48m,	.enable		= s3c64xx_sclk_ctrl,	.ctrlbit	= S3C_CLKCON_SCLK_SPI1_48,};static struct clk clk_i2s0 = {	.name		= "iis",	.devname	= "samsung-i2s.0",	.parent		= &clk_p,	.enable		= s3c64xx_pclk_ctrl,	.ctrlbit	= S3C_CLKCON_PCLK_IIS0,};static struct clk clk_i2s1 = {	.name		= "iis",	.devname	= "samsung-i2s.1",	.parent		= &clk_p,	.enable		= s3c64xx_pclk_ctrl,	.ctrlbit	= S3C_CLKCON_PCLK_IIS1,};#ifdef CONFIG_CPU_S3C6410static struct clk clk_i2s2 = {	.name		= "iis",	.devname	= "samsung-i2s.2",	.parent		= &clk_p,	.enable		= s3c64xx_pclk_ctrl,	.ctrlbit	= S3C6410_CLKCON_PCLK_IIS2,};#endifstatic struct clk init_clocks[] = {	{		.name		= "lcd",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_LCD,	}, {		.name		= "gpio",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_GPIO,	}, {		.name		= "usb-host",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_UHOST,	}, {		.name		= "otg",		.parent		= &clk_h,		.enable		= s3c64xx_hclk_ctrl,		.ctrlbit	= S3C_CLKCON_HCLK_USB,	}, {		.name		= "timers",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_PWM,	}, {		.name		= "uart",		.devname	= "s3c6400-uart.0",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_UART0,	}, {		.name		= "uart",		.devname	= "s3c6400-uart.1",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_UART1,	}, {		.name		= "uart",		.devname	= "s3c6400-uart.2",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_UART2,	}, {		.name		= "uart",		.devname	= "s3c6400-uart.3",		.parent		= &clk_p,		.enable		= s3c64xx_pclk_ctrl,		.ctrlbit	= S3C_CLKCON_PCLK_UART3,	}, {		.name		= "watchdog",		.parent		= &clk_p,		.ctrlbit	= S3C_CLKCON_PCLK_WDT,	},};static struct clk clk_hsmmc0 = {	.name		= "hsmmc",	.devname	= "s3c-sdhci.0",	.parent		= &clk_h,	.enable		= s3c64xx_hclk_ctrl,	.ctrlbit	= S3C_CLKCON_HCLK_HSMMC0,};static struct clk clk_hsmmc1 = {	.name		= "hsmmc",	.devname	= "s3c-sdhci.1",	.parent		= &clk_h,	.enable		= s3c64xx_hclk_ctrl,	.ctrlbit	= S3C_CLKCON_HCLK_HSMMC1,};static struct clk clk_hsmmc2 = {	.name		= "hsmmc",	.devname	= "s3c-sdhci.2",	.parent		= &clk_h,	.enable		= s3c64xx_hclk_ctrl,	.ctrlbit	= S3C_CLKCON_HCLK_HSMMC2,};static struct clk clk_fout_apll = {	.name		= "fout_apll",};static struct clk *clk_src_apll_list[] = {	[0] = &clk_fin_apll,	[1] = &clk_fout_apll,};static struct clksrc_sources clk_src_apll = {	.sources	= clk_src_apll_list,	.nr_sources	= ARRAY_SIZE(clk_src_apll_list),};static struct clksrc_clk clk_mout_apll = {	.clk	= {		.name		= "mout_apll",	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 0, .size = 1  },	.sources	= &clk_src_apll,};static struct clk *clk_src_epll_list[] = {	[0] = &clk_fin_epll,	[1] = &clk_fout_epll,};static struct clksrc_sources clk_src_epll = {	.sources	= clk_src_epll_list,	.nr_sources	= ARRAY_SIZE(clk_src_epll_list),};static struct clksrc_clk clk_mout_epll = {	.clk	= {		.name		= "mout_epll",	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 2, .size = 1  },	.sources	= &clk_src_epll,};static struct clk *clk_src_mpll_list[] = {	[0] = &clk_fin_mpll,	[1] = &clk_fout_mpll,};static struct clksrc_sources clk_src_mpll = {	.sources	= clk_src_mpll_list,	.nr_sources	= ARRAY_SIZE(clk_src_mpll_list),};static struct clksrc_clk clk_mout_mpll = {	.clk = {		.name		= "mout_mpll",	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 1, .size = 1  },	.sources	= &clk_src_mpll,};static unsigned int armclk_mask;static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk){	unsigned long rate = clk_get_rate(clk->parent);	u32 clkdiv;	/* divisor mask starts at bit0, so no need to shift */	clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;	return rate / (clkdiv + 1);}static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,						unsigned long rate){	unsigned long parent = clk_get_rate(clk->parent);	u32 div;	if (parent < rate)		return parent;	div = (parent / rate) - 1;	if (div > armclk_mask)		div = armclk_mask;	return parent / (div + 1);}static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate){	unsigned long parent = clk_get_rate(clk->parent);	u32 div;	u32 val;	if (rate < parent / (armclk_mask + 1))		return -EINVAL;	rate = clk_round_rate(clk, rate);	div = clk_get_rate(clk->parent) / rate;	val = __raw_readl(S3C_CLK_DIV0);	val &= ~armclk_mask;	val |= (div - 1);	__raw_writel(val, S3C_CLK_DIV0);	return 0;}static struct clk clk_arm = {	.name		= "armclk",	.parent		= &clk_mout_apll.clk,	.ops		= &(struct clk_ops) {		.get_rate	= s3c64xx_clk_arm_get_rate,		.set_rate	= s3c64xx_clk_arm_set_rate,		.round_rate	= s3c64xx_clk_arm_round_rate,	},};static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk){	unsigned long rate = clk_get_rate(clk->parent);	printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);	if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)		rate /= 2;	return rate;}static struct clk_ops clk_dout_ops = {	.get_rate	= s3c64xx_clk_doutmpll_get_rate,};static struct clk clk_dout_mpll = {	.name		= "dout_mpll",	.parent		= &clk_mout_mpll.clk,	.ops		= &clk_dout_ops,};static struct clk *clkset_spi_mmc_list[] = {	&clk_mout_epll.clk,	&clk_dout_mpll,	&clk_fin_epll,	&clk_27m,};static struct clksrc_sources clkset_spi_mmc = {	.sources	= clkset_spi_mmc_list,	.nr_sources	= ARRAY_SIZE(clkset_spi_mmc_list),};static struct clk *clkset_irda_list[] = {	&clk_mout_epll.clk,	&clk_dout_mpll,	NULL,	&clk_27m,};static struct clksrc_sources clkset_irda = {	.sources	= clkset_irda_list,	.nr_sources	= ARRAY_SIZE(clkset_irda_list),};static struct clk *clkset_uart_list[] = {	&clk_mout_epll.clk,	&clk_dout_mpll,	NULL,	NULL};static struct clksrc_sources clkset_uart = {	.sources	= clkset_uart_list,	.nr_sources	= ARRAY_SIZE(clkset_uart_list),};static struct clk *clkset_uhost_list[] = {	&clk_48m,	&clk_mout_epll.clk,	&clk_dout_mpll,	&clk_fin_epll,};static struct clksrc_sources clkset_uhost = {	.sources	= clkset_uhost_list,	.nr_sources	= ARRAY_SIZE(clkset_uhost_list),};/* The peripheral clocks are all controlled via clocksource followed * by an optional divider and gate stage. We currently roll this into * one clock which hides the intermediate clock from the mux. * * Note, the JPEG clock can only be an even divider... * * The scaler and LCD clocks depend on the S3C64XX version, and also * have a common parent divisor so are not included here. *//* clocks that feed other parts of the clock source tree */static struct clk clk_iis_cd0 = {	.name		= "iis_cdclk0",};static struct clk clk_iis_cd1 = {	.name		= "iis_cdclk1",};static struct clk clk_iisv4_cd = {	.name		= "iis_cdclk_v4",};static struct clk clk_pcm_cd = {	.name		= "pcm_cdclk",};static struct clk *clkset_audio0_list[] = {	[0] = &clk_mout_epll.clk,	[1] = &clk_dout_mpll,	[2] = &clk_fin_epll,	[3] = &clk_iis_cd0,	[4] = &clk_pcm_cd,};static struct clksrc_sources clkset_audio0 = {	.sources	= clkset_audio0_list,	.nr_sources	= ARRAY_SIZE(clkset_audio0_list),};static struct clk *clkset_audio1_list[] = {	[0] = &clk_mout_epll.clk,	[1] = &clk_dout_mpll,	[2] = &clk_fin_epll,	[3] = &clk_iis_cd1,	[4] = &clk_pcm_cd,};static struct clksrc_sources clkset_audio1 = {	.sources	= clkset_audio1_list,	.nr_sources	= ARRAY_SIZE(clkset_audio1_list),};#ifdef CONFIG_CPU_S3C6410static struct clk *clkset_audio2_list[] = {	[0] = &clk_mout_epll.clk,	[1] = &clk_dout_mpll,	[2] = &clk_fin_epll,	[3] = &clk_iisv4_cd,	[4] = &clk_pcm_cd,};static struct clksrc_sources clkset_audio2 = {	.sources	= clkset_audio2_list,	.nr_sources	= ARRAY_SIZE(clkset_audio2_list),};#endifstatic struct clksrc_clk clksrcs[] = {	{		.clk	= {			.name		= "usb-bus-host",			.ctrlbit        = S3C_CLKCON_SCLK_UHOST,			.enable		= s3c64xx_sclk_ctrl,		},		.reg_src 	= { .reg = S3C_CLK_SRC, .shift = 5, .size = 2  },		.reg_div	= { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4  },		.sources	= &clkset_uhost,	}, {		.clk	= {			.name		= "irda-bus",			.ctrlbit        = S3C_CLKCON_SCLK_IRDA,			.enable		= s3c64xx_sclk_ctrl,		},		.reg_src	= { .reg = S3C_CLK_SRC, .shift = 24, .size = 2  },		.reg_div	= { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4  },		.sources	= &clkset_irda,	}, {		.clk	= {			.name		= "camera",			.ctrlbit        = S3C_CLKCON_SCLK_CAM,			.enable		= s3c64xx_sclk_ctrl,			.parent		= &clk_h2,		},		.reg_div	= { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4  },	},};/* Where does UCLK0 come from? */static struct clksrc_clk clk_sclk_uclk = {	.clk	= {		.name		= "uclk1",		.ctrlbit        = S3C_CLKCON_SCLK_UART,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 13, .size = 1  },	.reg_div	= { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4  },	.sources	= &clkset_uart,};static struct clksrc_clk clk_sclk_mmc0 = {	.clk	= {		.name		= "mmc_bus",		.devname	= "s3c-sdhci.0",		.ctrlbit        = S3C_CLKCON_SCLK_MMC0,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 18, .size = 2  },	.reg_div	= { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4  },	.sources	= &clkset_spi_mmc,};static struct clksrc_clk clk_sclk_mmc1 = {	.clk	= {		.name		= "mmc_bus",		.devname	= "s3c-sdhci.1",		.ctrlbit        = S3C_CLKCON_SCLK_MMC1,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 20, .size = 2  },	.reg_div	= { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4  },	.sources	= &clkset_spi_mmc,};static struct clksrc_clk clk_sclk_mmc2 = {	.clk	= {		.name		= "mmc_bus",		.devname	= "s3c-sdhci.2",		.ctrlbit        = S3C_CLKCON_SCLK_MMC2,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 22, .size = 2  },	.reg_div	= { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4  },	.sources	= &clkset_spi_mmc,};static struct clksrc_clk clk_sclk_spi0 = {	.clk	= {		.name		= "spi-bus",		.devname	= "s3c6410-spi.0",		.ctrlbit	= S3C_CLKCON_SCLK_SPI0,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },	.reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },	.sources = &clkset_spi_mmc,};static struct clksrc_clk clk_sclk_spi1 = {	.clk	= {		.name		= "spi-bus",		.devname	= "s3c6410-spi.1",		.ctrlbit	= S3C_CLKCON_SCLK_SPI1,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },	.reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },	.sources = &clkset_spi_mmc,};static struct clksrc_clk clk_audio_bus0 = {	.clk	= {		.name		= "audio-bus",		.devname	= "samsung-i2s.0",		.ctrlbit	= S3C_CLKCON_SCLK_AUDIO0,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 7, .size = 3  },	.reg_div	= { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4  },	.sources	= &clkset_audio0,};static struct clksrc_clk clk_audio_bus1 = {	.clk	= {		.name		= "audio-bus",		.devname	= "samsung-i2s.1",		.ctrlbit	= S3C_CLKCON_SCLK_AUDIO1,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src	= { .reg = S3C_CLK_SRC, .shift = 10, .size = 3  },	.reg_div	= { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4  },	.sources	= &clkset_audio1,};#ifdef CONFIG_CPU_S3C6410static struct clksrc_clk clk_audio_bus2 = {	.clk	= {		.name		= "audio-bus",		.devname	= "samsung-i2s.2",		.ctrlbit	= S3C6410_CLKCON_SCLK_AUDIO2,		.enable		= s3c64xx_sclk_ctrl,	},	.reg_src	= { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3  },	.reg_div	= { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4  },	.sources	= &clkset_audio2,};#endif/* Clock initialisation code */static struct clksrc_clk *init_parents[] = {	&clk_mout_apll,	&clk_mout_epll,	&clk_mout_mpll,};static struct clksrc_clk *clksrc_cdev[] = {	&clk_sclk_uclk,	&clk_sclk_mmc0,	&clk_sclk_mmc1,	&clk_sclk_mmc2,	&clk_sclk_spi0,	&clk_sclk_spi1,	&clk_audio_bus0,	&clk_audio_bus1,
 |