definitionOfSprayWaveMemory.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * MT regs definitions, follows on from mipsregs.h
  3. * Copyright (C) 2004 - 2005 MIPS Technologies, Inc. All rights reserved.
  4. * Elizabeth Clarke et. al.
  5. *
  6. */
  7. #ifndef _ASM_MIPSMTREGS_H
  8. #define _ASM_MIPSMTREGS_H
  9. #include <asm/mipsregs.h>
  10. #include <asm/war.h>
  11. #ifndef __ASSEMBLY__
  12. /*
  13. * C macros
  14. */
  15. #define read_c0_mvpcontrol() __read_32bit_c0_register($0, 1)
  16. #define write_c0_mvpcontrol(val) __write_32bit_c0_register($0, 1, val)
  17. #define read_c0_mvpconf0() __read_32bit_c0_register($0, 2)
  18. #define read_c0_mvpconf1() __read_32bit_c0_register($0, 3)
  19. #define read_c0_vpecontrol() __read_32bit_c0_register($1, 1)
  20. #define write_c0_vpecontrol(val) __write_32bit_c0_register($1, 1, val)
  21. #define read_c0_vpeconf0() __read_32bit_c0_register($1, 2)
  22. #define write_c0_vpeconf0(val) __write_32bit_c0_register($1, 2, val)
  23. #define read_c0_vpeconf1() __read_32bit_c0_register($1, 3)
  24. #define write_c0_vpeconf1(val) __write_32bit_c0_register($1, 3, val)
  25. #define read_c0_tcstatus() __read_32bit_c0_register($2, 1)
  26. #define write_c0_tcstatus(val) __write_32bit_c0_register($2, 1, val)
  27. #define read_c0_tcbind() __read_32bit_c0_register($2, 2)
  28. #define read_c0_tccontext() __read_32bit_c0_register($2, 5)
  29. #define write_c0_tccontext(val) __write_32bit_c0_register($2, 5, val)
  30. #else /* Assembly */
  31. /*
  32. * Macros for use in assembly language code
  33. */
  34. #define CP0_MVPCONTROL $0, 1
  35. #define CP0_MVPCONF0 $0, 2
  36. #define CP0_MVPCONF1 $0, 3
  37. #define CP0_VPECONTROL $1, 1
  38. #define CP0_VPECONF0 $1, 2
  39. #define CP0_VPECONF1 $1, 3
  40. #define CP0_YQMASK $1, 4
  41. #define CP0_VPESCHEDULE $1, 5
  42. #define CP0_VPESCHEFBK $1, 6
  43. #define CP0_TCSTATUS $2, 1
  44. #define CP0_TCBIND $2, 2
  45. #define CP0_TCRESTART $2, 3
  46. #define CP0_TCHALT $2, 4
  47. #define CP0_TCCONTEXT $2, 5
  48. #define CP0_TCSCHEDULE $2, 6
  49. #define CP0_TCSCHEFBK $2, 7
  50. #define CP0_SRSCONF0 $6, 1
  51. #define CP0_SRSCONF1 $6, 2
  52. #define CP0_SRSCONF2 $6, 3
  53. #define CP0_SRSCONF3 $6, 4
  54. #define CP0_SRSCONF4 $6, 5
  55. #endif
  56. /* MVPControl fields */
  57. #define MVPCONTROL_EVP (_ULCAST_(1))
  58. #define MVPCONTROL_VPC_SHIFT 1
  59. #define MVPCONTROL_VPC (_ULCAST_(1) << MVPCONTROL_VPC_SHIFT)
  60. #define MVPCONTROL_STLB_SHIFT 2
  61. #define MVPCONTROL_STLB (_ULCAST_(1) << MVPCONTROL_STLB_SHIFT)
  62. /* MVPConf0 fields */
  63. #define MVPCONF0_PTC_SHIFT 0
  64. #define MVPCONF0_PTC ( _ULCAST_(0xff))
  65. #define MVPCONF0_PVPE_SHIFT 10
  66. #define MVPCONF0_PVPE ( _ULCAST_(0xf) << MVPCONF0_PVPE_SHIFT)
  67. #define MVPCONF0_TCA_SHIFT 15
  68. #define MVPCONF0_TCA ( _ULCAST_(1) << MVPCONF0_TCA_SHIFT)