| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673 | /* * sh73a0 processor support - PFC hardware block * * Copyright (C) 2010 Renesas Solutions Corp. * Copyright (C) 2010 NISHIMOTO Hiroki * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; version 2 of the * License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA */#include <linux/init.h>#include <linux/kernel.h>#include <linux/sh_pfc.h>#include <mach/sh73a0.h>#include <mach/irqs.h>#define CPU_ALL_PORT(fn, pfx, sfx)				\	PORT_10(fn, pfx,    sfx), PORT_10(fn, pfx##1, sfx),	\	PORT_10(fn, pfx##2, sfx), PORT_10(fn, pfx##3, sfx),	\	PORT_10(fn, pfx##4, sfx), PORT_10(fn, pfx##5, sfx),	\	PORT_10(fn, pfx##6, sfx), PORT_10(fn, pfx##7, sfx),	\	PORT_10(fn, pfx##8, sfx), PORT_10(fn, pfx##9, sfx),	\	PORT_10(fn, pfx##10, sfx),				\	PORT_1(fn, pfx##110, sfx), PORT_1(fn, pfx##111, sfx),	\	PORT_1(fn, pfx##112, sfx), PORT_1(fn, pfx##113, sfx),	\	PORT_1(fn, pfx##114, sfx), PORT_1(fn, pfx##115, sfx),	\	PORT_1(fn, pfx##116, sfx), PORT_1(fn, pfx##117, sfx),	\	PORT_1(fn, pfx##118, sfx),				\	PORT_1(fn, pfx##128, sfx), PORT_1(fn, pfx##129, sfx),	\	PORT_10(fn, pfx##13, sfx), PORT_10(fn, pfx##14, sfx),	\	PORT_10(fn, pfx##15, sfx),				\	PORT_1(fn, pfx##160, sfx), PORT_1(fn, pfx##161, sfx),	\	PORT_1(fn, pfx##162, sfx), PORT_1(fn, pfx##163, sfx),	\	PORT_1(fn, pfx##164, sfx),				\	PORT_1(fn, pfx##192, sfx), PORT_1(fn, pfx##193, sfx),	\	PORT_1(fn, pfx##194, sfx), PORT_1(fn, pfx##195, sfx),	\	PORT_1(fn, pfx##196, sfx), PORT_1(fn, pfx##197, sfx),	\	PORT_1(fn, pfx##198, sfx), PORT_1(fn, pfx##199, sfx),	\	PORT_10(fn, pfx##20, sfx), PORT_10(fn, pfx##21, sfx),	\	PORT_10(fn, pfx##22, sfx), PORT_10(fn, pfx##23, sfx),	\	PORT_10(fn, pfx##24, sfx), PORT_10(fn, pfx##25, sfx),	\	PORT_10(fn, pfx##26, sfx), PORT_10(fn, pfx##27, sfx),	\	PORT_1(fn, pfx##280, sfx), PORT_1(fn, pfx##281, sfx),	\	PORT_1(fn, pfx##282, sfx),				\	PORT_1(fn, pfx##288, sfx), PORT_1(fn, pfx##289, sfx),	\	PORT_10(fn, pfx##29, sfx), PORT_10(fn, pfx##30, sfx)enum {	PINMUX_RESERVED = 0,	PINMUX_DATA_BEGIN,	PORT_ALL(DATA),			/* PORT0_DATA -> PORT309_DATA */	PINMUX_DATA_END,	PINMUX_INPUT_BEGIN,	PORT_ALL(IN),			/* PORT0_IN -> PORT309_IN */	PINMUX_INPUT_END,	PINMUX_INPUT_PULLUP_BEGIN,	PORT_ALL(IN_PU),		/* PORT0_IN_PU -> PORT309_IN_PU */	PINMUX_INPUT_PULLUP_END,	PINMUX_INPUT_PULLDOWN_BEGIN,	PORT_ALL(IN_PD),		/* PORT0_IN_PD -> PORT309_IN_PD */	PINMUX_INPUT_PULLDOWN_END,	PINMUX_OUTPUT_BEGIN,	PORT_ALL(OUT),			/* PORT0_OUT -> PORT309_OUT */	PINMUX_OUTPUT_END,	PINMUX_FUNCTION_BEGIN,	PORT_ALL(FN_IN),		/* PORT0_FN_IN -> PORT309_FN_IN */	PORT_ALL(FN_OUT),		/* PORT0_FN_OUT -> PORT309_FN_OUT */	PORT_ALL(FN0),			/* PORT0_FN0 -> PORT309_FN0 */	PORT_ALL(FN1),			/* PORT0_FN1 -> PORT309_FN1 */	PORT_ALL(FN2),			/* PORT0_FN2 -> PORT309_FN2 */	PORT_ALL(FN3),			/* PORT0_FN3 -> PORT309_FN3 */	PORT_ALL(FN4),			/* PORT0_FN4 -> PORT309_FN4 */	PORT_ALL(FN5),			/* PORT0_FN5 -> PORT309_FN5 */	PORT_ALL(FN6),			/* PORT0_FN6 -> PORT309_FN6 */	PORT_ALL(FN7),			/* PORT0_FN7 -> PORT309_FN7 */	MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,	MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,	MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,	MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,	MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,	MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,	MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,	MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,	MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,	MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,	MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,	MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,	MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,	MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,	MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,	MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,	MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,	MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,	MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,	MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,	MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,	MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,	MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,	MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,	MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,	MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,	MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,	MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,	MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,	MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,	MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,	MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,	MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,	MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,	MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,	MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,	MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,	MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,	MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,	MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,	MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,	MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,	PINMUX_FUNCTION_END,	PINMUX_MARK_BEGIN,	/* Hardware manual Table 25-1 (Function 0-7) */	VBUS_0_MARK,	GPI0_MARK,	GPI1_MARK,	GPI2_MARK,	GPI3_MARK,	GPI4_MARK,	GPI5_MARK,	GPI6_MARK,	GPI7_MARK,	SCIFA7_RXD_MARK,	SCIFA7_CTS__MARK,	GPO7_MARK, MFG0_OUT2_MARK,	GPO6_MARK, MFG1_OUT2_MARK,	GPO5_MARK, SCIFA0_SCK_MARK, FSICOSLDT3_MARK, PORT16_VIO_CKOR_MARK,	SCIFA0_TXD_MARK,	SCIFA7_TXD_MARK,	SCIFA7_RTS__MARK, PORT19_VIO_CKO2_MARK,	GPO0_MARK,	GPO1_MARK,	GPO2_MARK, STATUS0_MARK,	GPO3_MARK, STATUS1_MARK,	GPO4_MARK, STATUS2_MARK,	VINT_MARK,	TCKON_MARK,	XDVFS1_MARK, PORT27_I2C_SCL2_MARK, PORT27_I2C_SCL3_MARK, \	MFG0_OUT1_MARK, PORT27_IROUT_MARK,	XDVFS2_MARK, PORT28_I2C_SDA2_MARK, PORT28_I2C_SDA3_MARK, \	PORT28_TPU1TO1_MARK,	SIM_RST_MARK, PORT29_TPU1TO1_MARK,	SIM_CLK_MARK, PORT30_VIO_CKOR_MARK,	SIM_D_MARK, PORT31_IROUT_MARK,	SCIFA4_TXD_MARK,	SCIFA4_RXD_MARK, XWUP_MARK,	SCIFA4_RTS__MARK,	SCIFA4_CTS__MARK,	FSIBOBT_MARK, FSIBIBT_MARK,	FSIBOLR_MARK, FSIBILR_MARK,	FSIBOSLD_MARK,	FSIBISLD_MARK,	VACK_MARK,	XTAL1L_MARK,	SCIFA0_RTS__MARK, FSICOSLDT2_MARK,	SCIFA0_RXD_MARK,	SCIFA0_CTS__MARK, FSICOSLDT1_MARK,	FSICOBT_MARK, FSICIBT_MARK, FSIDOBT_MARK, FSIDIBT_MARK,	FSICOLR_MARK, FSICILR_MARK, FSIDOLR_MARK, FSIDILR_MARK,	FSICOSLD_MARK, PORT47_FSICSPDIF_MARK,	FSICISLD_MARK, FSIDISLD_MARK,	FSIACK_MARK, PORT49_IRDA_OUT_MARK, PORT49_IROUT_MARK, FSIAOMC_MARK,	FSIAOLR_MARK, BBIF2_TSYNC2_MARK, TPU2TO2_MARK, FSIAILR_MARK,	FSIAOBT_MARK, BBIF2_TSCK2_MARK, TPU2TO3_MARK, FSIAIBT_MARK,	FSIAOSLD_MARK, BBIF2_TXD2_MARK,	FSIASPDIF_MARK, PORT53_IRDA_IN_MARK, TPU3TO3_MARK, FSIBSPDIF_MARK, \	PORT53_FSICSPDIF_MARK,	FSIBCK_MARK, PORT54_IRDA_FIRSEL_MARK, TPU3TO2_MARK, FSIBOMC_MARK, \	FSICCK_MARK, FSICOMC_MARK,	FSIAISLD_MARK, TPU0TO0_MARK,	A0_MARK, BS__MARK,	A12_MARK, PORT58_KEYOUT7_MARK, TPU4TO2_MARK,	A13_MARK, PORT59_KEYOUT6_MARK, TPU0TO1_MARK,	A14_MARK, KEYOUT5_MARK,	A15_MARK, KEYOUT4_MARK,	A16_MARK, KEYOUT3_MARK, MSIOF0_SS1_MARK,	A17_MARK, KEYOUT2_MARK, MSIOF0_TSYNC_MARK,	A18_MARK, KEYOUT1_MARK, MSIOF0_TSCK_MARK,	A19_MARK, KEYOUT0_MARK, MSIOF0_TXD_MARK,	A20_MARK, KEYIN0_MARK, MSIOF0_RSCK_MARK,	A21_MARK, KEYIN1_MARK, MSIOF0_RSYNC_MARK,	A22_MARK, KEYIN2_MARK, MSIOF0_MCK0_MARK,	A23_MARK, KEYIN3_MARK, MSIOF0_MCK1_MARK,	A24_MARK, KEYIN4_MARK, MSIOF0_RXD_MARK,	A25_MARK, KEYIN5_MARK, MSIOF0_SS2_MARK,	A26_MARK, KEYIN6_MARK,	KEYIN7_MARK,	D0_NAF0_MARK,	D1_NAF1_MARK,	D2_NAF2_MARK,	D3_NAF3_MARK,	D4_NAF4_MARK,	D5_NAF5_MARK,	D6_NAF6_MARK,	D7_NAF7_MARK,	D8_NAF8_MARK,	D9_NAF9_MARK,	D10_NAF10_MARK,	D11_NAF11_MARK,	D12_NAF12_MARK,	D13_NAF13_MARK,	D14_NAF14_MARK,	D15_NAF15_MARK,	CS4__MARK,	CS5A__MARK, PORT91_RDWR_MARK,	CS5B__MARK, FCE1__MARK,	CS6B__MARK, DACK0_MARK,	FCE0__MARK, CS6A__MARK,	WAIT__MARK, DREQ0_MARK,	RD__FSC_MARK,	WE0__FWE_MARK, RDWR_FWE_MARK,	WE1__MARK,	FRB_MARK,	CKO_MARK,	NBRSTOUT__MARK,	NBRST__MARK,	BBIF2_TXD_MARK,	BBIF2_RXD_MARK,	BBIF2_SYNC_MARK,	BBIF2_SCK_MARK,	SCIFA3_CTS__MARK, MFG3_IN2_MARK,	SCIFA3_RXD_MARK, MFG3_IN1_MARK,	BBIF1_SS2_MARK, SCIFA3_RTS__MARK, MFG3_OUT1_MARK,	SCIFA3_TXD_MARK,	HSI_RX_DATA_MARK, BBIF1_RXD_MARK,	HSI_TX_WAKE_MARK, BBIF1_TSCK_MARK,	HSI_TX_DATA_MARK, BBIF1_TSYNC_MARK,	HSI_TX_READY_MARK, BBIF1_TXD_MARK,	HSI_RX_READY_MARK, BBIF1_RSCK_MARK, PORT115_I2C_SCL2_MARK, \	PORT115_I2C_SCL3_MARK,	HSI_RX_WAKE_MARK, BBIF1_RSYNC_MARK, PORT116_I2C_SDA2_MARK, \	PORT116_I2C_SDA3_MARK,	HSI_RX_FLAG_MARK, BBIF1_SS1_MARK, BBIF1_FLOW_MARK,	HSI_TX_FLAG_MARK,	VIO_VD_MARK, PORT128_LCD2VSYN_MARK, VIO2_VD_MARK, LCD2D0_MARK,	VIO_HD_MARK, PORT129_LCD2HSYN_MARK, PORT129_LCD2CS__MARK, \	VIO2_HD_MARK, LCD2D1_MARK,	VIO_D0_MARK, PORT130_MSIOF2_RXD_MARK, LCD2D10_MARK,	VIO_D1_MARK, PORT131_KEYOUT6_MARK, PORT131_MSIOF2_SS1_MARK, \	PORT131_KEYOUT11_MARK, LCD2D11_MARK,	VIO_D2_MARK, PORT132_KEYOUT7_MARK, PORT132_MSIOF2_SS2_MARK, \	PORT132_KEYOUT10_MARK, LCD2D12_MARK,	VIO_D3_MARK, MSIOF2_TSYNC_MARK, LCD2D13_MARK,	VIO_D4_MARK, MSIOF2_TXD_MARK, LCD2D14_MARK,	VIO_D5_MARK, MSIOF2_TSCK_MARK, LCD2D15_MARK,	VIO_D6_MARK, PORT136_KEYOUT8_MARK, LCD2D16_MARK,	VIO_D7_MARK, PORT137_KEYOUT9_MARK, LCD2D17_MARK,	VIO_D8_MARK, PORT138_KEYOUT8_MARK, VIO2_D0_MARK, LCD2D6_MARK,	VIO_D9_MARK, PORT139_KEYOUT9_MARK, VIO2_D1_MARK, LCD2D7_MARK,	VIO_D10_MARK, TPU0TO2_MARK, VIO2_D2_MARK, LCD2D8_MARK,	VIO_D11_MARK, TPU0TO3_MARK, VIO2_D3_MARK, LCD2D9_MARK,	VIO_D12_MARK, PORT142_KEYOUT10_MARK, VIO2_D4_MARK, LCD2D2_MARK,	VIO_D13_MARK, PORT143_KEYOUT11_MARK, PORT143_KEYOUT6_MARK, \	VIO2_D5_MARK, LCD2D3_MARK,	VIO_D14_MARK, PORT144_KEYOUT7_MARK, VIO2_D6_MARK, LCD2D4_MARK,	VIO_D15_MARK, TPU1TO3_MARK, PORT145_LCD2DISP_MARK, \	PORT145_LCD2RS_MARK, VIO2_D7_MARK, LCD2D5_MARK,	VIO_CLK_MARK, LCD2DCK_MARK, PORT146_LCD2WR__MARK, VIO2_CLK_MARK, \	LCD2D18_MARK,	VIO_FIELD_MARK, LCD2RD__MARK, VIO2_FIELD_MARK, LCD2D19_MARK,	VIO_CKO_MARK,	A27_MARK, PORT149_RDWR_MARK, MFG0_IN1_MARK, PORT149_KEYOUT9_MARK,	MFG0_IN2_MARK,	TS_SPSYNC3_MARK, MSIOF2_RSCK_MARK,	TS_SDAT3_MARK, MSIOF2_RSYNC_MARK,	TPU1TO2_MARK, TS_SDEN3_MARK, PORT153_MSIOF2_SS1_MARK,	SCIFA2_TXD1_MARK, MSIOF2_MCK0_MARK,	SCIFA2_RXD1_MARK, MSIOF2_MCK1_MARK,	SCIFA2_RTS1__MARK, PORT156_MSIOF2_SS2_MARK,	SCIFA2_CTS1__MARK, PORT157_MSIOF2_RXD_MARK,	DINT__MARK, SCIFA2_SCK1_MARK, TS_SCK3_MARK,	PORT159_SCIFB_SCK_MARK, PORT159_SCIFA5_SCK_MARK, NMI_MARK,	PORT160_SCIFB_TXD_MARK, PORT160_SCIFA5_TXD_MARK,	PORT161_SCIFB_CTS__MARK, PORT161_SCIFA5_CTS__MARK,	PORT162_SCIFB_RXD_MARK, PORT162_SCIFA5_RXD_MARK,	PORT163_SCIFB_RTS__MARK, PORT163_SCIFA5_RTS__MARK, TPU3TO0_MARK,	LCDD0_MARK,	LCDD1_MARK, PORT193_SCIFA5_CTS__MARK, BBIF2_TSYNC1_MARK,	LCDD2_MARK, PORT194_SCIFA5_RTS__MARK, BBIF2_TSCK1_MARK,	LCDD3_MARK, PORT195_SCIFA5_RXD_MARK, BBIF2_TXD1_MARK,	LCDD4_MARK, PORT196_SCIFA5_TXD_MARK,	LCDD5_MARK, PORT197_SCIFA5_SCK_MARK, MFG2_OUT2_MARK, TPU2TO1_MARK,	LCDD6_MARK,	LCDD7_MARK, TPU4TO1_MARK, MFG4_OUT2_MARK,	LCDD8_MARK, D16_MARK,	LCDD9_MARK, D17_MARK,	LCDD10_MARK, D18_MARK,	LCDD11_MARK, D19_MARK,	LCDD12_MARK, D20_MARK,	LCDD13_MARK, D21_MARK,	LCDD14_MARK, D22_MARK,	LCDD15_MARK, PORT207_MSIOF0L_SS1_MARK, D23_MARK,	LCDD16_MARK, PORT208_MSIOF0L_SS2_MARK, D24_MARK,	LCDD17_MARK, D25_MARK,	LCDD18_MARK, DREQ2_MARK, PORT210_MSIOF0L_SS1_MARK, D26_MARK,	LCDD19_MARK, PORT211_MSIOF0L_SS2_MARK, D27_MARK,	LCDD20_MARK, TS_SPSYNC1_MARK, MSIOF0L_MCK0_MARK, D28_MARK,	LCDD21_MARK, TS_SDAT1_MARK, MSIOF0L_MCK1_MARK, D29_MARK,	LCDD22_MARK, TS_SDEN1_MARK, MSIOF0L_RSCK_MARK, D30_MARK,	LCDD23_MARK, TS_SCK1_MARK, MSIOF0L_RSYNC_MARK, D31_MARK,	LCDDCK_MARK, LCDWR__MARK,	LCDRD__MARK, DACK2_MARK, PORT217_LCD2RS_MARK, MSIOF0L_TSYNC_MARK, \	VIO2_FIELD3_MARK, PORT217_LCD2DISP_MARK,	LCDHSYN_MARK, LCDCS__MARK, LCDCS2__MARK, DACK3_MARK, \	PORT218_VIO_CKOR_MARK,	LCDDISP_MARK, LCDRS_MARK, PORT219_LCD2WR__MARK, DREQ3_MARK, \	MSIOF0L_TSCK_MARK, VIO2_CLK3_MARK, LCD2DCK_2_MARK,	LCDVSYN_MARK, LCDVSYN2_MARK,	LCDLCLK_MARK, DREQ1_MARK, PORT221_LCD2CS__MARK, PWEN_MARK, \	MSIOF0L_RXD_MARK, VIO2_HD3_MARK, PORT221_LCD2HSYN_MARK,	LCDDON_MARK, LCDDON2_MARK, DACK1_MARK, OVCN_MARK, MSIOF0L_TXD_MARK, \	VIO2_VD3_MARK, PORT222_LCD2VSYN_MARK,	SCIFA1_TXD_MARK, OVCN2_MARK,	EXTLP_MARK, SCIFA1_SCK_MARK, PORT226_VIO_CKO2_MARK,	SCIFA1_RTS__MARK, IDIN_MARK,	SCIFA1_RXD_MARK,	SCIFA1_CTS__MARK, MFG1_IN1_MARK,	MSIOF1_TXD_MARK, SCIFA2_TXD2_MARK,	MSIOF1_TSYNC_MARK, SCIFA2_CTS2__MARK,	MSIOF1_TSCK_MARK, SCIFA2_SCK2_MARK,	MSIOF1_RXD_MARK, SCIFA2_RXD2_MARK,	MSIOF1_RSCK_MARK, SCIFA2_RTS2__MARK, VIO2_CLK2_MARK, LCD2D20_MARK,	MSIOF1_RSYNC_MARK, MFG1_IN2_MARK, VIO2_VD2_MARK, LCD2D21_MARK,	MSIOF1_MCK0_MARK, PORT236_I2C_SDA2_MARK,	MSIOF1_MCK1_MARK, PORT237_I2C_SCL2_MARK,	MSIOF1_SS1_MARK, VIO2_FIELD2_MARK, LCD2D22_MARK,	MSIOF1_SS2_MARK, VIO2_HD2_MARK, LCD2D23_MARK,	SCIFA6_TXD_MARK,	PORT241_IRDA_OUT_MARK, PORT241_IROUT_MARK, MFG4_OUT1_MARK, TPU4TO0_MARK,	PORT242_IRDA_IN_MARK, MFG4_IN2_MARK,	PORT243_IRDA_FIRSEL_MARK, PORT243_VIO_CKO2_MARK,	PORT244_SCIFA5_CTS__MARK, MFG2_IN1_MARK, PORT244_SCIFB_CTS__MARK, \	MSIOF2R_RXD_MARK,	PORT245_SCIFA5_RTS__MARK, MFG2_IN2_MARK, PORT245_SCIFB_RTS__MARK, \	MSIOF2R_TXD_MARK,	PORT246_SCIFA5_RXD_MARK, MFG1_OUT1_MARK, PORT246_SCIFB_RXD_MARK, \	TPU1TO0_MARK,	PORT247_SCIFA5_TXD_MARK, MFG3_OUT2_MARK, PORT247_SCIFB_TXD_MARK, \	TPU3TO1_MARK,	PORT248_SCIFA5_SCK_MARK, MFG2_OUT1_MARK, PORT248_SCIFB_SCK_MARK, \	TPU2TO0_MARK, PORT248_I2C_SCL3_MARK, MSIOF2R_TSCK_MARK,	PORT249_IROUT_MARK, MFG4_IN1_MARK, PORT249_I2C_SDA3_MARK, \	MSIOF2R_TSYNC_MARK,	SDHICLK0_MARK,	SDHICD0_MARK,	SDHID0_0_MARK,	SDHID0_1_MARK,	SDHID0_2_MARK,	SDHID0_3_MARK,	SDHICMD0_MARK,	SDHIWP0_MARK,	SDHICLK1_MARK,	SDHID1_0_MARK, TS_SPSYNC2_MARK,	SDHID1_1_MARK, TS_SDAT2_MARK,	SDHID1_2_MARK, TS_SDEN2_MARK,	SDHID1_3_MARK, TS_SCK2_MARK,	SDHICMD1_MARK,	SDHICLK2_MARK,	SDHID2_0_MARK, TS_SPSYNC4_MARK,	SDHID2_1_MARK, TS_SDAT4_MARK,	SDHID2_2_MARK, TS_SDEN4_MARK,	SDHID2_3_MARK, TS_SCK4_MARK,	SDHICMD2_MARK,	MMCCLK0_MARK,	MMCD0_0_MARK,	MMCD0_1_MARK,	MMCD0_2_MARK,	MMCD0_3_MARK,	MMCD0_4_MARK, TS_SPSYNC5_MARK,	MMCD0_5_MARK, TS_SDAT5_MARK,	MMCD0_6_MARK, TS_SDEN5_MARK,	MMCD0_7_MARK, TS_SCK5_MARK,	MMCCMD0_MARK,	RESETOUTS__MARK, EXTAL2OUT_MARK,	MCP_WAIT__MCP_FRB_MARK,	MCP_CKO_MARK, MMCCLK1_MARK,	MCP_D15_MCP_NAF15_MARK,	MCP_D14_MCP_NAF14_MARK,	MCP_D13_MCP_NAF13_MARK,	MCP_D12_MCP_NAF12_MARK,	MCP_D11_MCP_NAF11_MARK,	MCP_D10_MCP_NAF10_MARK,	MCP_D9_MCP_NAF9_MARK,	MCP_D8_MCP_NAF8_MARK, MMCCMD1_MARK,	MCP_D7_MCP_NAF7_MARK, MMCD1_7_MARK,	MCP_D6_MCP_NAF6_MARK, MMCD1_6_MARK,	MCP_D5_MCP_NAF5_MARK, MMCD1_5_MARK,	MCP_D4_MCP_NAF4_MARK, MMCD1_4_MARK,	MCP_D3_MCP_NAF3_MARK, MMCD1_3_MARK,	MCP_D2_MCP_NAF2_MARK, MMCD1_2_MARK,	MCP_D1_MCP_NAF1_MARK, MMCD1_1_MARK,	MCP_D0_MCP_NAF0_MARK, MMCD1_0_MARK,	MCP_NBRSTOUT__MARK,	MCP_WE0__MCP_FWE_MARK, MCP_RDWR_MCP_FWE_MARK,	/* MSEL2 special cases */	TSIF2_TS_XX1_MARK,	TSIF2_TS_XX2_MARK,	TSIF2_TS_XX3_MARK,	TSIF2_TS_XX4_MARK,	TSIF2_TS_XX5_MARK,	TSIF1_TS_XX1_MARK,	TSIF1_TS_XX2_MARK,	TSIF1_TS_XX3_MARK,	TSIF1_TS_XX4_MARK,	TSIF1_TS_XX5_MARK,	TSIF0_TS_XX1_MARK,	TSIF0_TS_XX2_MARK,	TSIF0_TS_XX3_MARK,	TSIF0_TS_XX4_MARK,	TSIF0_TS_XX5_MARK,	MST1_TS_XX1_MARK,	MST1_TS_XX2_MARK,	MST1_TS_XX3_MARK,	MST1_TS_XX4_MARK,	MST1_TS_XX5_MARK,	MST0_TS_XX1_MARK,	MST0_TS_XX2_MARK,	MST0_TS_XX3_MARK,	MST0_TS_XX4_MARK,	MST0_TS_XX5_MARK,	/* MSEL3 special cases */	SDHI0_VCCQ_MC0_ON_MARK,	SDHI0_VCCQ_MC0_OFF_MARK,	DEBUG_MON_VIO_MARK,	DEBUG_MON_LCDD_MARK,	LCDC_LCDC0_MARK,	LCDC_LCDC1_MARK,	/* MSEL4 special cases */	IRQ9_MEM_INT_MARK,	IRQ9_MCP_INT_MARK,	A11_MARK,	KEYOUT8_MARK,	TPU4TO3_MARK,	RESETA_N_PU_ON_MARK,	RESETA_N_PU_OFF_MARK,	EDBGREQ_PD_MARK,	EDBGREQ_PU_MARK,	/* Functions with pull-ups */	KEYIN0_PU_MARK,	KEYIN1_PU_MARK,	KEYIN2_PU_MARK,	KEYIN3_PU_MARK,	KEYIN4_PU_MARK,	KEYIN5_PU_MARK,	KEYIN6_PU_MARK,	KEYIN7_PU_MARK,	SDHICD0_PU_MARK,	SDHID0_0_PU_MARK,	SDHID0_1_PU_MARK,	SDHID0_2_PU_MARK,	SDHID0_3_PU_MARK,	SDHICMD0_PU_MARK,	SDHIWP0_PU_MARK,	SDHID1_0_PU_MARK,	SDHID1_1_PU_MARK,	SDHID1_2_PU_MARK,	SDHID1_3_PU_MARK,	SDHICMD1_PU_MARK,	SDHID2_0_PU_MARK,	SDHID2_1_PU_MARK,	SDHID2_2_PU_MARK,	SDHID2_3_PU_MARK,	SDHICMD2_PU_MARK,	MMCCMD0_PU_MARK,	MMCCMD1_PU_MARK,	MMCD0_0_PU_MARK,	MMCD0_1_PU_MARK,	MMCD0_2_PU_MARK,	MMCD0_3_PU_MARK,	MMCD0_4_PU_MARK,	MMCD0_5_PU_MARK,	MMCD0_6_PU_MARK,	MMCD0_7_PU_MARK,	FSIBISLD_PU_MARK,	FSIACK_PU_MARK,	FSIAILR_PU_MARK,	FSIAIBT_PU_MARK,	FSIAISLD_PU_MARK,	PINMUX_MARK_END,};static pinmux_enum_t pinmux_data[] = {	/* specify valid pin states for each pin in GPIO mode */	/* Table 25-1 (I/O and Pull U/D) */	PORT_DATA_I_PD(0),	PORT_DATA_I_PU(1),	PORT_DATA_I_PU(2),	PORT_DATA_I_PU(3),	PORT_DATA_I_PU(4),	PORT_DATA_I_PU(5),	PORT_DATA_I_PU(6),	PORT_DATA_I_PU(7),	PORT_DATA_I_PU(8),	PORT_DATA_I_PD(9),	PORT_DATA_I_PD(10),	PORT_DATA_I_PU_PD(11),	PORT_DATA_IO_PU_PD(12),	PORT_DATA_IO_PU_PD(13),	PORT_DATA_IO_PU_PD(14),	PORT_DATA_IO_PU_PD(15),	PORT_DATA_IO_PD(16),	PORT_DATA_IO_PD(17),	PORT_DATA_IO_PU(18),	PORT_DATA_IO_PU(19),	PORT_DATA_O(20),	PORT_DATA_O(21),	PORT_DATA_O(22),	PORT_DATA_O(23),	PORT_DATA_O(24),	PORT_DATA_I_PD(25),	PORT_DATA_I_PD(26),	PORT_DATA_IO_PU(27),	PORT_DATA_IO_PU(28),	PORT_DATA_IO_PD(29),	PORT_DATA_IO_PD(30),	PORT_DATA_IO_PU(31),	PORT_DATA_IO_PD(32),	PORT_DATA_I_PU_PD(33),	PORT_DATA_IO_PD(34),	PORT_DATA_I_PU_PD(35),	PORT_DATA_IO_PD(36),	PORT_DATA_IO(37),	PORT_DATA_O(38),	PORT_DATA_I_PU(39),	PORT_DATA_I_PU_PD(40),	PORT_DATA_O(41),	PORT_DATA_IO_PD(42),	PORT_DATA_IO_PU_PD(43),	PORT_DATA_IO_PU_PD(44),	PORT_DATA_IO_PD(45),	PORT_DATA_IO_PD(46),	PORT_DATA_IO_PD(47),	PORT_DATA_I_PD(48),	PORT_DATA_IO_PU_PD(49),	PORT_DATA_IO_PD(50),	PORT_DATA_IO_PD(51),	PORT_DATA_O(52),	PORT_DATA_IO_PU_PD(53),	PORT_DATA_IO_PU_PD(54),	PORT_DATA_IO_PD(55),	PORT_DATA_I_PU_PD(56),	PORT_DATA_IO(57),	PORT_DATA_IO(58),	PORT_DATA_IO(59),	PORT_DATA_IO(60),	PORT_DATA_IO(61),	PORT_DATA_IO_PD(62),	PORT_DATA_IO_PD(63),	PORT_DATA_IO_PU_PD(64),	PORT_DATA_IO_PD(65),	PORT_DATA_IO_PU_PD(66),	PORT_DATA_IO_PU_PD(67),	PORT_DATA_IO_PU_PD(68),	PORT_DATA_IO_PU_PD(69),	PORT_DATA_IO_PU_PD(70),	PORT_DATA_IO_PU_PD(71),	PORT_DATA_IO_PU_PD(72),	PORT_DATA_I_PU_PD(73),	PORT_DATA_IO_PU(74),	PORT_DATA_IO_PU(75),	PORT_DATA_IO_PU(76),	PORT_DATA_IO_PU(77),	PORT_DATA_IO_PU(78),	PORT_DATA_IO_PU(79),	PORT_DATA_IO_PU(80),	PORT_DATA_IO_PU(81),	PORT_DATA_IO_PU(82),	PORT_DATA_IO_PU(83),	PORT_DATA_IO_PU(84),	PORT_DATA_IO_PU(85),	PORT_DATA_IO_PU(86),	PORT_DATA_IO_PU(87),	PORT_DATA_IO_PU(88),	PORT_DATA_IO_PU(89),	PORT_DATA_O(90),	PORT_DATA_IO_PU(91),	PORT_DATA_O(92),	PORT_DATA_IO_PU(93),	PORT_DATA_O(94),	PORT_DATA_I_PU_PD(95),	PORT_DATA_IO(96),	PORT_DATA_IO(97),	PORT_DATA_IO(98),	PORT_DATA_I_PU(99),	PORT_DATA_O(100),	PORT_DATA_O(101),	PORT_DATA_I_PU(102),	PORT_DATA_IO_PD(103),	PORT_DATA_I_PU_PD(104),	PORT_DATA_I_PD(105),	PORT_DATA_I_PD(106),	PORT_DATA_I_PU_PD(107),	PORT_DATA_I_PU_PD(108),	PORT_DATA_IO_PD(109),	PORT_DATA_IO_PD(110),	PORT_DATA_IO_PU_PD(111),	PORT_DATA_IO_PU_PD(112),	PORT_DATA_IO_PU_PD(113),	PORT_DATA_IO_PD(114),	PORT_DATA_IO_PU(115),	PORT_DATA_IO_PU(116),	PORT_DATA_IO_PU_PD(117),	PORT_DATA_IO_PU_PD(118),	PORT_DATA_IO_PD(128),	PORT_DATA_IO_PD(129),	PORT_DATA_IO_PU_PD(130),	PORT_DATA_IO_PD(131),	PORT_DATA_IO_PD(132),	PORT_DATA_IO_PD(133),	PORT_DATA_IO_PU_PD(134),	PORT_DATA_IO_PU_PD(135),	PORT_DATA_IO_PU_PD(136),	PORT_DATA_IO_PU_PD(137),	PORT_DATA_IO_PD(138),	PORT_DATA_IO_PD(139),	PORT_DATA_IO_PD(140),	PORT_DATA_IO_PD(141),	PORT_DATA_IO_PD(142),	PORT_DATA_IO_PD(143),	PORT_DATA_IO_PU_PD(144),	PORT_DATA_IO_PD(145),	PORT_DATA_IO_PU_PD(146),	PORT_DATA_IO_PU_PD(147),	PORT_DATA_IO_PU_PD(148),	PORT_DATA_IO_PU_PD(149),	PORT_DATA_I_PU_PD(150),	PORT_DATA_IO_PU_PD(151),	PORT_DATA_IO_PU_PD(152),	PORT_DATA_IO_PD(153),	PORT_DATA_IO_PD(154),	PORT_DATA_I_PU_PD(155),	PORT_DATA_IO_PU_PD(156),	PORT_DATA_I_PD(157),	PORT_DATA_IO_PD(158),	PORT_DATA_IO_PU_PD(159),	PORT_DATA_IO_PU_PD(160),	PORT_DATA_I_PU_PD(161),	PORT_DATA_I_PU_PD(162),	PORT_DATA_IO_PU_PD(163),	PORT_DATA_I_PU_PD(164),	PORT_DATA_IO_PD(192),	PORT_DATA_IO_PU_PD(193),	PORT_DATA_IO_PD(194),	PORT_DATA_IO_PU_PD(195),	PORT_DATA_IO_PD(196),	PORT_DATA_IO_PD(197),	PORT_DATA_IO_PD(198),	PORT_DATA_IO_PD(199),	PORT_DATA_IO_PU_PD(200),	PORT_DATA_IO_PU_PD(201),	PORT_DATA_IO_PU_PD(202),	PORT_DATA_IO_PU_PD(203),	PORT_DATA_IO_PU_PD(204),	PORT_DATA_IO_PU_PD(205),	PORT_DATA_IO_PU_PD(206),	PORT_DATA_IO_PD(207),	PORT_DATA_IO_PD(208),	PORT_DATA_IO_PD(209),	PORT_DATA_IO_PD(210),	PORT_DATA_IO_PD(211),	PORT_DATA_IO_PD(212),	PORT_DATA_IO_PD(213),	PORT_DATA_IO_PU_PD(214),	PORT_DATA_IO_PU_PD(215),	PORT_DATA_IO_PD(216),	PORT_DATA_IO_PD(217),	PORT_DATA_O(218),	PORT_DATA_IO_PD(219),	PORT_DATA_IO_PD(220),	PORT_DATA_IO_PU_PD(221),	PORT_DATA_IO_PU_PD(222),	PORT_DATA_I_PU_PD(223),	PORT_DATA_I_PU_PD(224),	PORT_DATA_IO_PU_PD(225),	PORT_DATA_O(226),	PORT_DATA_IO_PU_PD(227),	PORT_DATA_I_PU_PD(228),	PORT_DATA_I_PD(229),	PORT_DATA_IO(230),	PORT_DATA_IO_PU_PD(231),	PORT_DATA_IO_PU_PD(232),	PORT_DATA_I_PU_PD(233),	PORT_DATA_IO_PU_PD(234),	PORT_DATA_IO_PU_PD(235),	PORT_DATA_IO_PU_PD(236),	PORT_DATA_IO_PD(237),	PORT_DATA_IO_PU_PD(238),	PORT_DATA_IO_PU_PD(239),	PORT_DATA_IO_PU_PD(240),	PORT_DATA_O(241),	PORT_DATA_I_PD(242),	PORT_DATA_IO_PU_PD(243),	PORT_DATA_IO_PU_PD(244),	PORT_DATA_IO_PU_PD(245),	PORT_DATA_IO_PU_PD(246),	PORT_DATA_IO_PU_PD(247),	PORT_DATA_IO_PU_PD(248),	PORT_DATA_IO_PU_PD(249),	PORT_DATA_IO_PU_PD(250),	PORT_DATA_IO_PU_PD(251),	PORT_DATA_IO_PU_PD(252),	PORT_DATA_IO_PU_PD(253),	PORT_DATA_IO_PU_PD(254),	PORT_DATA_IO_PU_PD(255),	PORT_DATA_IO_PU_PD(256),	PORT_DATA_IO_PU_PD(257),	PORT_DATA_IO_PU_PD(258),	PORT_DATA_IO_PU_PD(259),	PORT_DATA_IO_PU_PD(260),	PORT_DATA_IO_PU_PD(261),	PORT_DATA_IO_PU_PD(262),	PORT_DATA_IO_PU_PD(263),	PORT_DATA_IO_PU_PD(264),	PORT_DATA_IO_PU_PD(265),	PORT_DATA_IO_PU_PD(266),	PORT_DATA_IO_PU_PD(267),	PORT_DATA_IO_PU_PD(268),	PORT_DATA_IO_PU_PD(269),	PORT_DATA_IO_PU_PD(270),	PORT_DATA_IO_PU_PD(271),	PORT_DATA_IO_PU_PD(272),	PORT_DATA_IO_PU_PD(273),	PORT_DATA_IO_PU_PD(274),	PORT_DATA_IO_PU_PD(275),	PORT_DATA_IO_PU_PD(276),	PORT_DATA_IO_PU_PD(277),	PORT_DATA_IO_PU_PD(278),	PORT_DATA_IO_PU_PD(279),	PORT_DATA_IO_PU_PD(280),	PORT_DATA_O(281),	PORT_DATA_O(282),	PORT_DATA_I_PU(288),	PORT_DATA_IO_PU_PD(289),	PORT_DATA_IO_PU_PD(290),	PORT_DATA_IO_PU_PD(291),	PORT_DATA_IO_PU_PD(292),	PORT_DATA_IO_PU_PD(293),	PORT_DATA_IO_PU_PD(294),	PORT_DATA_IO_PU_PD(295),	PORT_DATA_IO_PU_PD(296),	PORT_DATA_IO_PU_PD(297),	PORT_DATA_IO_PU_PD(298),	PORT_DATA_IO_PU_PD(299),	PORT_DATA_IO_PU_PD(300),	PORT_DATA_IO_PU_PD(301),	PORT_DATA_IO_PU_PD(302),	PORT_DATA_IO_PU_PD(303),	PORT_DATA_IO_PU_PD(304),	PORT_DATA_IO_PU_PD(305),	PORT_DATA_O(306),	PORT_DATA_O(307),	PORT_DATA_I_PU(308),	PORT_DATA_O(309),	/* Table 25-1 (Function 0-7) */	PINMUX_DATA(VBUS_0_MARK, PORT0_FN1),	PINMUX_DATA(GPI0_MARK, PORT1_FN1),	PINMUX_DATA(GPI1_MARK, PORT2_FN1),	PINMUX_DATA(GPI2_MARK, PORT3_FN1),	PINMUX_DATA(GPI3_MARK, PORT4_FN1),	PINMUX_DATA(GPI4_MARK, PORT5_FN1),	PINMUX_DATA(GPI5_MARK, PORT6_FN1),	PINMUX_DATA(GPI6_MARK, PORT7_FN1),	PINMUX_DATA(GPI7_MARK, PORT8_FN1),	PINMUX_DATA(SCIFA7_RXD_MARK, PORT12_FN2),	PINMUX_DATA(SCIFA7_CTS__MARK, PORT13_FN2),	PINMUX_DATA(GPO7_MARK, PORT14_FN1), \	PINMUX_DATA(MFG0_OUT2_MARK, PORT14_FN4),	PINMUX_DATA(GPO6_MARK, PORT15_FN1), \	PINMUX_DATA(MFG1_OUT2_MARK, PORT15_FN4),	PINMUX_DATA(GPO5_MARK, PORT16_FN1), \	PINMUX_DATA(SCIFA0_SCK_MARK, PORT16_FN2), \	PINMUX_DATA(FSICOSLDT3_MARK, PORT16_FN3), \	PINMUX_DATA(PORT16_VIO_CKOR_MARK, PORT16_FN4),	PINMUX_DATA(SCIFA0_TXD_MARK, PORT17_FN2),	PINMUX_DATA(SCIFA7_TXD_MARK, PORT18_FN2),	PINMUX_DATA(SCIFA7_RTS__MARK, PORT19_FN2), \	PINMUX_DATA(PORT19_VIO_CKO2_MARK, PORT19_FN3),	PINMUX_DATA(GPO0_MARK, PORT20_FN1),	PINMUX_DATA(GPO1_MARK, PORT21_FN1),	PINMUX_DATA(GPO2_MARK, PORT22_FN1), \	PINMUX_DATA(STATUS0_MARK, PORT22_FN2),	PINMUX_DATA(GPO3_MARK, PORT23_FN1), \	PINMUX_DATA(STATUS1_MARK, PORT23_FN2),	PINMUX_DATA(GPO4_MARK, PORT24_FN1), \	PINMUX_DATA(STATUS2_MARK, PORT24_FN2),	PINMUX_DATA(VINT_MARK, PORT25_FN1),	PINMUX_DATA(TCKON_MARK, PORT26_FN1),	PINMUX_DATA(XDVFS1_MARK, PORT27_FN1), \	PINMUX_DATA(PORT27_I2C_SCL2_MARK, PORT27_FN2, MSEL2CR_MSEL17_0,		MSEL2CR_MSEL16_1), \	PINMUX_DATA(PORT27_I2C_SCL3_MARK, PORT27_FN3, MSEL2CR_MSEL19_0,		MSEL2CR_MSEL18_1), \	PINMUX_DATA(MFG0_OUT1_MARK, PORT27_FN4), \	PINMUX_DATA(PORT27_IROUT_MARK, PORT27_FN7),	PINMUX_DATA(XDVFS2_MARK, PORT28_FN1), \	PINMUX_DATA(PORT28_I2C_SDA2_MARK, PORT28_FN2, MSEL2CR_MSEL17_0,		MSEL2CR_MSEL16_1), \	PINMUX_DATA(PORT28_I2C_SDA3_MARK, PORT28_FN3, MSEL2CR_MSEL19_0,		MSEL2CR_MSEL18_1), \	PINMUX_DATA(PORT28_TPU1TO1_MARK, PORT28_FN7),	PINMUX_DATA(SIM_RST_MARK, PORT29_FN1), \	PINMUX_DATA(PORT29_TPU1TO1_MARK, PORT29_FN4),	PINMUX_DATA(SIM_CLK_MARK, PORT30_FN1), \	PINMUX_DATA(PORT30_VIO_CKOR_MARK, PORT30_FN4),	PINMUX_DATA(SIM_D_MARK, PORT31_FN1), \	PINMUX_DATA(PORT31_IROUT_MARK, PORT31_FN4),	PINMUX_DATA(SCIFA4_TXD_MARK, PORT32_FN2),	PINMUX_DATA(SCIFA4_RXD_MARK, PORT33_FN2), \	PINMUX_DATA(XWUP_MARK, PORT33_FN3),	PINMUX_DATA(SCIFA4_RTS__MARK, PORT34_FN2),	PINMUX_DATA(SCIFA4_CTS__MARK, PORT35_FN2),	PINMUX_DATA(FSIBOBT_MARK, PORT36_FN1), \	PINMUX_DATA(FSIBIBT_MARK, PORT36_FN2),	PINMUX_DATA(FSIBOLR_MARK, PORT37_FN1), \	PINMUX_DATA(FSIBILR_MARK, PORT37_FN2),	PINMUX_DATA(FSIBOSLD_MARK, PORT38_FN1),	PINMUX_DATA(FSIBISLD_MARK, PORT39_FN1),	PINMUX_DATA(VACK_MARK, PORT40_FN1),	PINMUX_DATA(XTAL1L_MARK, PORT41_FN1),	PINMUX_DATA(SCIFA0_RTS__MARK, PORT42_FN2), \	PINMUX_DATA(FSICOSLDT2_MARK, PORT42_FN3),	PINMUX_DATA(SCIFA0_RXD_MARK, PORT43_FN2),	PINMUX_DATA(SCIFA0_CTS__MARK, PORT44_FN2), \	PINMUX_DATA(FSICOSLDT1_MARK, PORT44_FN3),	PINMUX_DATA(FSICOBT_MARK, PORT45_FN1), \	PINMUX_DATA(FSICIBT_MARK, PORT45_FN2), \	PINMUX_DATA(FSIDOBT_MARK, PORT45_FN3), \	PINMUX_DATA(FSIDIBT_MARK, PORT45_FN4),	PINMUX_DATA(FSICOLR_MARK, PORT46_FN1), \	PINMUX_DATA(FSICILR_MARK, PORT46_FN2), \	PINMUX_DATA(FSIDOLR_MARK, PORT46_FN3), \	PINMUX_DATA(FSIDILR_MARK, PORT46_FN4),	PINMUX_DATA(FSICOSLD_MARK, PORT47_FN1), \	PINMUX_DATA(PORT47_FSICSPDIF_MARK, PORT47_FN2),	PINMUX_DATA(FSICISLD_MARK, PORT48_FN1), \	PINMUX_DATA(FSIDISLD_MARK, PORT48_FN3),	PINMUX_DATA(FSIACK_MARK, PORT49_FN1), \	PINMUX_DATA(PORT49_IRDA_OUT_MARK, PORT49_FN2, MSEL4CR_MSEL19_1), \	PINMUX_DATA(PORT49_IROUT_MARK, PORT49_FN4), \	PINMUX_DATA(FSIAOMC_MARK, PORT49_FN5),	PINMUX_DATA(FSIAOLR_MARK, PORT50_FN1), \	PINMUX_DATA(BBIF2_TSYNC2_MARK, PORT50_FN2), \	PINMUX_DATA(TPU2TO2_MARK, PORT50_FN3), \	PINMUX_DATA(FSIAILR_MARK, PORT50_FN5),	PINMUX_DATA(FSIAOBT_MARK, PORT51_FN1), \	PINMUX_DATA(BBIF2_TSCK2_MARK, PORT51_FN2), \	PINMUX_DATA(TPU2TO3_MARK, PORT51_FN3), \	PINMUX_DATA(FSIAIBT_MARK, PORT51_FN5),	PINMUX_DATA(FSIAOSLD_MARK, PORT52_FN1), \	PINMUX_DATA(BBIF2_TXD2_MARK, PORT52_FN2),	PINMUX_DATA(FSIASPDIF_MARK, PORT53_FN1), \	PINMUX_DATA(PORT53_IRDA_IN_MARK, PORT53_FN2, MSEL4CR_MSEL19_1), \	PINMUX_DATA(TPU3TO3_MARK, PORT53_FN3), \	PINMUX_DATA(FSIBSPDIF_MARK, PORT53_FN5), \	PINMUX_DATA(PORT53_FSICSPDIF_MARK, PORT53_FN6),	PINMUX_DATA(FSIBCK_MARK, PORT54_FN1), \	PINMUX_DATA(PORT54_IRDA_FIRSEL_MARK, PORT54_FN2, MSEL4CR_MSEL19_1), \	PINMUX_DATA(TPU3TO2_MARK, PORT54_FN3), \	PINMUX_DATA(FSIBOMC_MARK, PORT54_FN5), \	PINMUX_DATA(FSICCK_MARK, PORT54_FN6), \	PINMUX_DATA(FSICOMC_MARK, PORT54_FN7),	PINMUX_DATA(FSIAISLD_MARK, PORT55_FN1), \	PINMUX_DATA(TPU0TO0_MARK, PORT55_FN3),	PINMUX_DATA(A0_MARK, PORT57_FN1), \	PINMUX_DATA(BS__MARK, PORT57_FN2),	PINMUX_DATA(A12_MARK, PORT58_FN1), \	PINMUX_DATA(PORT58_KEYOUT7_MARK, PORT58_FN2), \	PINMUX_DATA(TPU4TO2_MARK, PORT58_FN4),	PINMUX_DATA(A13_MARK, PORT59_FN1), \	PINMUX_DATA(PORT59_KEYOUT6_MARK, PORT59_FN2), \	PINMUX_DATA(TPU0TO1_MARK, PORT59_FN4),	PINMUX_DATA(A14_MARK, PORT60_FN1), \	PINMUX_DATA(KEYOUT5_MARK, PORT60_FN2),	PINMUX_DATA(A15_MARK, PORT61_FN1), \	PINMUX_DATA(KEYOUT4_MARK, PORT61_FN2),	PINMUX_DATA(A16_MARK, PORT62_FN1), \	PINMUX_DATA(KEYOUT3_MARK, PORT62_FN2), \	PINMUX_DATA(MSIOF0_SS1_MARK, PORT62_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A17_MARK, PORT63_FN1), \	PINMUX_DATA(KEYOUT2_MARK, PORT63_FN2), \	PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT63_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A18_MARK, PORT64_FN1), \	PINMUX_DATA(KEYOUT1_MARK, PORT64_FN2), \	PINMUX_DATA(MSIOF0_TSCK_MARK, PORT64_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A19_MARK, PORT65_FN1), \	PINMUX_DATA(KEYOUT0_MARK, PORT65_FN2), \	PINMUX_DATA(MSIOF0_TXD_MARK, PORT65_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A20_MARK, PORT66_FN1), \	PINMUX_DATA(KEYIN0_MARK, PORT66_FN2), \	PINMUX_DATA(MSIOF0_RSCK_MARK, PORT66_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A21_MARK, PORT67_FN1), \	PINMUX_DATA(KEYIN1_MARK, PORT67_FN2), \	PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT67_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A22_MARK, PORT68_FN1), \	PINMUX_DATA(KEYIN2_MARK, PORT68_FN2), \	PINMUX_DATA(MSIOF0_MCK0_MARK, PORT68_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A23_MARK, PORT69_FN1), \	PINMUX_DATA(KEYIN3_MARK, PORT69_FN2), \	PINMUX_DATA(MSIOF0_MCK1_MARK, PORT69_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A24_MARK, PORT70_FN1), \	PINMUX_DATA(KEYIN4_MARK, PORT70_FN2), \	PINMUX_DATA(MSIOF0_RXD_MARK, PORT70_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A25_MARK, PORT71_FN1), \	PINMUX_DATA(KEYIN5_MARK, PORT71_FN2), \	PINMUX_DATA(MSIOF0_SS2_MARK, PORT71_FN4, MSEL3CR_MSEL11_0),	PINMUX_DATA(A26_MARK, PORT72_FN1), \	PINMUX_DATA(KEYIN6_MARK, PORT72_FN2),	PINMUX_DATA(KEYIN7_MARK, PORT73_FN2),	PINMUX_DATA(D0_NAF0_MARK, PORT74_FN1),	PINMUX_DATA(D1_NAF1_MARK, PORT75_FN1),	PINMUX_DATA(D2_NAF2_MARK, PORT76_FN1),	PINMUX_DATA(D3_NAF3_MARK, PORT77_FN1),	PINMUX_DATA(D4_NAF4_MARK, PORT78_FN1),	PINMUX_DATA(D5_NAF5_MARK, PORT79_FN1),	PINMUX_DATA(D6_NAF6_MARK, PORT80_FN1),	PINMUX_DATA(D7_NAF7_MARK, PORT81_FN1),	PINMUX_DATA(D8_NAF8_MARK, PORT82_FN1),	PINMUX_DATA(D9_NAF9_MARK, PORT83_FN1),	PINMUX_DATA(D10_NAF10_MARK, PORT84_FN1),	PINMUX_DATA(D11_NAF11_MARK, PORT85_FN1),	PINMUX_DATA(D12_NAF12_MARK, PORT86_FN1),	PINMUX_DATA(D13_NAF13_MARK, PORT87_FN1),	PINMUX_DATA(D14_NAF14_MARK, PORT88_FN1),	PINMUX_DATA(D15_NAF15_MARK, PORT89_FN1),	PINMUX_DATA(CS4__MARK, PORT90_FN1),	PINMUX_DATA(CS5A__MARK, PORT91_FN1), \	PINMUX_DATA(PORT91_RDWR_MARK, PORT91_FN2),	PINMUX_DATA(CS5B__MARK, PORT92_FN1), \	PINMUX_DATA(FCE1__MARK, PORT92_FN2),	PINMUX_DATA(CS6B__MARK, PORT93_FN1), \	PINMUX_DATA(DACK0_MARK, PORT93_FN4),	PINMUX_DATA(FCE0__MARK, PORT94_FN1), \	PINMUX_DATA(CS6A__MARK, PORT94_FN2),	PINMUX_DATA(WAIT__MARK, PORT95_FN1), \	PINMUX_DATA(DREQ0_MARK, PORT95_FN2),	PINMUX_DATA(RD__FSC_MARK, PORT96_FN1),	PINMUX_DATA(WE0__FWE_MARK, PORT97_FN1), \	PINMUX_DATA(RDWR_FWE_MARK, PORT97_FN2),	PINMUX_DATA(WE1__MARK, PORT98_FN1),	PINMUX_DATA(FRB_MARK, PORT99_FN1),	PINMUX_DATA(CKO_MARK, PORT100_FN1),	PINMUX_DATA(NBRSTOUT__MARK, PORT101_FN1),	PINMUX_DATA(NBRST__MARK, PORT102_FN1),	PINMUX_DATA(BBIF2_TXD_MARK, PORT103_FN3),	PINMUX_DATA(BBIF2_RXD_MARK, PORT104_FN3),	PINMUX_DATA(BBIF2_SYNC_MARK, PORT105_FN3),	PINMUX_DATA(BBIF2_SCK_MARK, PORT106_FN3),	PINMUX_DATA(SCIFA3_CTS__MARK, PORT107_FN3), \	PINMUX_DATA(MFG3_IN2_MARK, PORT107_FN4),	PINMUX_DATA(SCIFA3_RXD_MARK, PORT108_FN3), \	PINMUX_DATA(MFG3_IN1_MARK, PORT108_FN4),	PINMUX_DATA(BBIF1_SS2_MARK, PORT109_FN2), \	PINMUX_DATA(SCIFA3_RTS__MARK, PORT109_FN3), \	PINMUX_DATA(MFG3_OUT1_MARK, PORT109_FN4),	PINMUX_DATA(SCIFA3_TXD_MARK, PORT110_FN3),	PINMUX_DATA(HSI_RX_DATA_MARK, PORT111_FN1), \	PINMUX_DATA(BBIF1_RXD_MARK, PORT111_FN3),	PINMUX_DATA(HSI_TX_WAKE_MARK, PORT112_FN1), \	PINMUX_DATA(BBIF1_TSCK_MARK, PORT112_FN3),	PINMUX_DATA(HSI_TX_DATA_MARK, PORT113_FN1), \	PINMUX_DATA(BBIF1_TSYNC_MARK, PORT113_FN3),	PINMUX_DATA(HSI_TX_READY_MARK, PORT114_FN1), \	PINMUX_DATA(BBIF1_TXD_MARK, PORT114_FN3),	PINMUX_DATA(HSI_RX_READY_MARK, PORT115_FN1), \	PINMUX_DATA(BBIF1_RSCK_MARK, PORT115_FN3), \	PINMUX_DATA(PORT115_I2C_SCL2_MARK, PORT115_FN5, MSEL2CR_MSEL17_1), \	PINMUX_DATA(PORT115_I2C_SCL3_MARK, PORT115_FN6, MSEL2CR_MSEL19_1),	PINMUX_DATA(HSI_RX_WAKE_MARK, PORT116_FN1), \	PINMUX_DATA(BBIF1_RSYNC_MARK, PORT116_FN3), \	PINMUX_DATA(PORT116_I2C_SDA2_MARK, PORT116_FN5, MSEL2CR_MSEL17_1), \	PINMUX_DATA(PORT116_I2C_SDA3_MARK, PORT116_FN6, MSEL2CR_MSEL19_1),	PINMUX_DATA(HSI_RX_FLAG_MARK, PORT117_FN1), \	PINMUX_DATA(BBIF1_SS1_MARK, PORT117_FN2), \	PINMUX_DATA(BBIF1_FLOW_MARK, PORT117_FN3),	PINMUX_DATA(HSI_TX_FLAG_MARK, PORT118_FN1),	PINMUX_DATA(VIO_VD_MARK, PORT128_FN1), \	PINMUX_DATA(PORT128_LCD2VSYN_MARK, PORT128_FN4, MSEL3CR_MSEL2_0), \	PINMUX_DATA(VIO2_VD_MARK, PORT128_FN6, MSEL4CR_MSEL27_0), \	PINMUX_DATA(LCD2D0_MARK, PORT128_FN7),	PINMUX_DATA(VIO_HD_MARK, PORT129_FN1), \	PINMUX_DATA(PORT129_LCD2HSYN_MARK, PORT129_FN4), \	PINMUX_DATA(PORT129_LCD2CS__MARK, PORT129_FN5), \	PINMUX_DATA(VIO2_HD_MARK, PORT129_FN6, MSEL4CR_MSEL27_0), \	PINMUX_DATA(LCD2D1_MARK, PORT129_FN7),	PINMUX_DATA(VIO_D0_MARK, PORT130_FN1), \	PINMUX_DATA(PORT130_MSIOF2_RXD_MARK, PORT130_FN3, MSEL4CR_MSEL11_0,		MSEL4CR_MSEL10_1), \	PINMUX_DATA(LCD2D10_MARK, PORT130_FN7),	PINMUX_DATA(VIO_D1_MARK, PORT131_FN1), \	PINMUX_DATA(PORT131_KEYOUT6_MARK, PORT131_FN2), \	PINMUX_DATA(PORT131_MSIOF2_SS1_MARK, PORT131_FN3), \	PINMUX_DATA(PORT131_KEYOUT11_MARK, PORT131_FN4), \	PINMUX_DATA(LCD2D11_MARK, PORT131_FN7),	PINMUX_DATA(VIO_D2_MARK, PORT132_FN1), \	PINMUX_DATA(PORT132_KEYOUT7_MARK, PORT132_FN2), \	PINMUX_DATA(PORT132_MSIOF2_SS2_MARK, PORT132_FN3), \	PINMUX_DATA(PORT132_KEYOUT10_MARK, PORT132_FN4), \	PINMUX_DATA(LCD2D12_MARK, PORT132_FN7),	PINMUX_DATA(VIO_D3_MARK, PORT133_FN1), \	PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT133_FN3, MSEL4CR_MSEL11_0), \	PINMUX_DATA(LCD2D13_MARK, PORT133_FN7),	PINMUX_DATA(VIO_D4_MARK, PORT134_FN1), \	PINMUX_DATA(MSIOF2_TXD_MARK, PORT134_FN3, MSEL4CR_MSEL11_0), \	PINMUX_DATA(LCD2D14_MARK, PORT134_FN7),	PINMUX_DATA(VIO_D5_MARK, PORT135_FN1), \	PINMUX_DATA(MSIOF2_TSCK_MARK, PORT135_FN3, MSEL4CR_MSEL11_0), \	PINMUX_DATA(LCD2D15_MARK, PORT135_FN7),	PINMUX_DATA(VIO_D6_MARK, PORT136_FN1), \	PINMUX_DATA(PORT136_KEYOUT8_MARK, PORT136_FN2), \	PINMUX_DATA(LCD2D16_MARK, PORT136_FN7),	PINMUX_DATA(VIO_D7_MARK, PORT137_FN1), \	PINMUX_DATA(PORT137_KEYOUT9_MARK, PORT137_FN2), \	PINMUX_DATA(LCD2D17_MARK, PORT137_FN7),	PINMUX_DATA(VIO_D8_MARK, PORT138_FN1), \	PINMUX_DATA(PORT138_KEYOUT8_MARK, PORT138_FN2), \	PINMUX_DATA(VIO2_D0_MARK, PORT138_FN6), \	PINMUX_DATA(LCD2D6_MARK, PORT138_FN7),	PINMUX_DATA(VIO_D9_MARK, PORT139_FN1), \	PINMUX_DATA(PORT139_KEYOUT9_MARK, PORT139_FN2), \	PINMUX_DATA(VIO2_D1_MARK, PORT139_FN6), \	PINMUX_DATA(LCD2D7_MARK, PORT139_FN7),	PINMUX_DATA(VIO_D10_MARK, PORT140_FN1), \	PINMUX_DATA(TPU0TO2_MARK, PORT140_FN4), \	PINMUX_DATA(VIO2_D2_MARK, PORT140_FN6), \	PINMUX_DATA(LCD2D8_MARK, PORT140_FN7),	PINMUX_DATA(VIO_D11_MARK, PORT141_FN1), \	PINMUX_DATA(TPU0TO3_MARK, PORT141_FN4), \	PINMUX_DATA(VIO2_D3_MARK, PORT141_FN6), \	PINMUX_DATA(LCD2D9_MARK, PORT141_FN7),	PINMUX_DATA(VIO_D12_MARK, PORT142_FN1), \	PINMUX_DATA(PORT142_KEYOUT10_MARK, PORT142_FN2), \	PINMUX_DATA(VIO2_D4_MARK, PORT142_FN6), \	PINMUX_DATA(LCD2D2_MARK, PORT142_FN7),	PINMUX_DATA(VIO_D13_MARK, PORT143_FN1), \	PINMUX_DATA(PORT143_KEYOUT11_MARK, PORT143_FN2), \	PINMUX_DATA(PORT143_KEYOUT6_MARK, PORT143_FN3), \	PINMUX_DATA(VIO2_D5_MARK, PORT143_FN6), \	PINMUX_DATA(LCD2D3_MARK, PORT143_FN7),	PINMUX_DATA(VIO_D14_MARK, PORT144_FN1), \	PINMUX_DATA(PORT144_KEYOUT7_MARK, PORT144_FN2), \	PINMUX_DATA(VIO2_D6_MARK, PORT144_FN6), \	PINMUX_DATA(LCD2D4_MARK, PORT144_FN7),	PINMUX_DATA(VIO_D15_MARK, PORT145_FN1), \	PINMUX_DATA(TPU1TO3_MARK, PORT145_FN3), \	PINMUX_DATA(PORT145_LCD2DISP_MARK, PORT145_FN4), \	PINMUX_DATA(PORT145_LCD2RS_MARK, PORT145_FN5), \	PINMUX_DATA(VIO2_D7_MARK, PORT145_FN6), \	PINMUX_DATA(LCD2D5_MARK, PORT145_FN7),	PINMUX_DATA(VIO_CLK_MARK, PORT146_FN1), \	PINMUX_DATA(LCD2DCK_MARK, PORT146_FN4), \	PINMUX_DATA(PORT146_LCD2WR__MARK, PORT146_FN5), \	PINMUX_DATA(VIO2_CLK_MARK, PORT146_FN6, MSEL4CR_MSEL27_0), \	PINMUX_DATA(LCD2D18_MARK, PORT146_FN7),	PINMUX_DATA(VIO_FIELD_MARK, PORT147_FN1), \	PINMUX_DATA(LCD2RD__MARK, PORT147_FN4), \	PINMUX_DATA(VIO2_FIELD_MARK, PORT147_FN6, MSEL4CR_MSEL27_0), \	PINMUX_DATA(LCD2D19_MARK, PORT147_FN7),	PINMUX_DATA(VIO_CKO_MARK, PORT148_FN1),	PINMUX_DATA(A27_MARK, PORT149_FN1), \	PINMUX_DATA(PORT149_RDWR_MARK, PORT149_FN2), \	PINMUX_DATA(MFG0_IN1_MARK, PORT149_FN3), \	PINMUX_DATA(PORT149_KEYOUT9_MARK, PORT149_FN4),	PINMUX_DATA(MFG0_IN2_MARK, PORT150_FN3),	PINMUX_DATA(TS_SPSYNC3_MARK, PORT151_FN4), \	PINMUX_DATA(MSIOF2_RSCK_MARK, PORT151_FN5),	PINMUX_DATA(TS_SDAT3_MARK, PORT152_FN4), \	PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT152_FN5),	PINMUX_DATA(TPU1TO2_MARK, PORT153_FN3), \	PINMUX_DATA(TS_SDEN3_MARK, PORT153_FN4), \	PINMUX_DATA(PORT153_MSIOF2_SS1_MARK, PORT153_FN5),	PINMUX_DATA(SCIFA2_TXD1_MARK, PORT154_FN2, MSEL3CR_MSEL9_0), \	PINMUX_DATA(MSIOF2_MCK0_MARK, PORT154_FN5),	PINMUX_DATA(SCIFA2_RXD1_MARK, PORT155_FN2, MSEL3CR_MSEL9_0), \	PINMUX_DATA(MSIOF2_MCK1_MARK, PORT155_FN5),	PINMUX_DATA(SCIFA2_RTS1__MARK, PORT156_FN2, MSEL3CR_MSEL9_0), \	PINMUX_DATA(PORT156_MSIOF2_SS2_MARK, PORT156_FN5),	PINMUX_DATA(SCIFA2_CTS1__MARK, PORT157_FN2, MSEL3CR_MSEL9_0), \	PINMUX_DATA(PORT157_MSIOF2_RXD_MARK, PORT157_FN5, MSEL4CR_MSEL11_0,		MSEL4CR_MSEL10_0),	PINMUX_DATA(DINT__MARK, PORT158_FN1), \	PINMUX_DATA(SCIFA2_SCK1_MARK, PORT158_FN2, MSEL3CR_MSEL9_0), \	PINMUX_DATA(TS_SCK3_MARK, PORT158_FN4),	PINMUX_DATA(PORT159_SCIFB_SCK_MARK, PORT159_FN1, MSEL4CR_MSEL22_0), \	PINMUX_DATA(PORT159_SCIFA5_SCK_MARK, PORT159_FN2, MSEL4CR_MSEL21_1), \	PINMUX_DATA(NMI_MARK, PORT159_FN3),	PINMUX_DATA(PORT160_SCIFB_TXD_MARK, PORT160_FN1, MSEL4CR_MSEL22_0), \	PINMUX_DATA(PORT160_SCIFA5_TXD_MARK, PORT160_FN2, MSEL4CR_MSEL21_1),	PINMUX_DATA(PORT161_SCIFB_CTS__MARK, PORT161_FN1, MSEL4CR_MSEL22_0), \	PINMUX_DATA(PORT161_SCIFA5_CTS__MARK, PORT161_FN2, MSEL4CR_MSEL21_1),	PINMUX_DATA(PORT162_SCIFB_RXD_MARK, PORT162_FN1, MSEL4CR_MSEL22_0), \	PINMUX_DATA(PORT162_SCIFA5_RXD_MARK, PORT162_FN2, MSEL4CR_MSEL21_1),	PINMUX_DATA(PORT163_SCIFB_RTS__MARK, PORT163_FN1, MSEL4CR_MSEL22_0), \	PINMUX_DATA(PORT163_SCIFA5_RTS__MARK, PORT163_FN2, MSEL4CR_MSEL21_1), \	PINMUX_DATA(TPU3TO0_MARK, PORT163_FN5),	PINMUX_DATA(LCDD0_MARK, PORT192_FN1),	PINMUX_DATA(LCDD1_MARK, PORT193_FN1), \	PINMUX_DATA(PORT193_SCIFA5_CTS__MARK, PORT193_FN3, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_1), \	PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT193_FN5),	PINMUX_DATA(LCDD2_MARK, PORT194_FN1), \	PINMUX_DATA(PORT194_SCIFA5_RTS__MARK, PORT194_FN3, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_1), \	PINMUX_DATA(BBIF2_TSCK1_MARK, PORT194_FN5),	PINMUX_DATA(LCDD3_MARK, PORT195_FN1), \	PINMUX_DATA(PORT195_SCIFA5_RXD_MARK, PORT195_FN3, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_1), \	PINMUX_DATA(BBIF2_TXD1_MARK, PORT195_FN5),	PINMUX_DATA(LCDD4_MARK, PORT196_FN1), \	PINMUX_DATA(PORT196_SCIFA5_TXD_MARK, PORT196_FN3, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_1),	PINMUX_DATA(LCDD5_MARK, PORT197_FN1), \	PINMUX_DATA(PORT197_SCIFA5_SCK_MARK, PORT197_FN3, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_1), \	PINMUX_DATA(MFG2_OUT2_MARK, PORT197_FN5), \	PINMUX_DATA(TPU2TO1_MARK, PORT197_FN7),	PINMUX_DATA(LCDD6_MARK, PORT198_FN1),	PINMUX_DATA(LCDD7_MARK, PORT199_FN1), \	PINMUX_DATA(TPU4TO1_MARK, PORT199_FN2), \	PINMUX_DATA(MFG4_OUT2_MARK, PORT199_FN5),	PINMUX_DATA(LCDD8_MARK, PORT200_FN1), \	PINMUX_DATA(D16_MARK, PORT200_FN6),	PINMUX_DATA(LCDD9_MARK, PORT201_FN1), \	PINMUX_DATA(D17_MARK, PORT201_FN6),	PINMUX_DATA(LCDD10_MARK, PORT202_FN1), \	PINMUX_DATA(D18_MARK, PORT202_FN6),	PINMUX_DATA(LCDD11_MARK, PORT203_FN1), \	PINMUX_DATA(D19_MARK, PORT203_FN6),	PINMUX_DATA(LCDD12_MARK, PORT204_FN1), \	PINMUX_DATA(D20_MARK, PORT204_FN6),	PINMUX_DATA(LCDD13_MARK, PORT205_FN1), \	PINMUX_DATA(D21_MARK, PORT205_FN6),	PINMUX_DATA(LCDD14_MARK, PORT206_FN1), \	PINMUX_DATA(D22_MARK, PORT206_FN6),	PINMUX_DATA(LCDD15_MARK, PORT207_FN1), \	PINMUX_DATA(PORT207_MSIOF0L_SS1_MARK, PORT207_FN2, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D23_MARK, PORT207_FN6),	PINMUX_DATA(LCDD16_MARK, PORT208_FN1), \	PINMUX_DATA(PORT208_MSIOF0L_SS2_MARK, PORT208_FN2, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D24_MARK, PORT208_FN6),	PINMUX_DATA(LCDD17_MARK, PORT209_FN1), \	PINMUX_DATA(D25_MARK, PORT209_FN6),	PINMUX_DATA(LCDD18_MARK, PORT210_FN1), \	PINMUX_DATA(DREQ2_MARK, PORT210_FN2), \	PINMUX_DATA(PORT210_MSIOF0L_SS1_MARK, PORT210_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D26_MARK, PORT210_FN6),	PINMUX_DATA(LCDD19_MARK, PORT211_FN1), \	PINMUX_DATA(PORT211_MSIOF0L_SS2_MARK, PORT211_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D27_MARK, PORT211_FN6),	PINMUX_DATA(LCDD20_MARK, PORT212_FN1), \	PINMUX_DATA(TS_SPSYNC1_MARK, PORT212_FN2), \	PINMUX_DATA(MSIOF0L_MCK0_MARK, PORT212_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D28_MARK, PORT212_FN6),	PINMUX_DATA(LCDD21_MARK, PORT213_FN1), \	PINMUX_DATA(TS_SDAT1_MARK, PORT213_FN2), \	PINMUX_DATA(MSIOF0L_MCK1_MARK, PORT213_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D29_MARK, PORT213_FN6),	PINMUX_DATA(LCDD22_MARK, PORT214_FN1), \	PINMUX_DATA(TS_SDEN1_MARK, PORT214_FN2), \	PINMUX_DATA(MSIOF0L_RSCK_MARK, PORT214_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D30_MARK, PORT214_FN6),	PINMUX_DATA(LCDD23_MARK, PORT215_FN1), \	PINMUX_DATA(TS_SCK1_MARK, PORT215_FN2), \	PINMUX_DATA(MSIOF0L_RSYNC_MARK, PORT215_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(D31_MARK, PORT215_FN6),	PINMUX_DATA(LCDDCK_MARK, PORT216_FN1), \	PINMUX_DATA(LCDWR__MARK, PORT216_FN2),	PINMUX_DATA(LCDRD__MARK, PORT217_FN1), \	PINMUX_DATA(DACK2_MARK, PORT217_FN2), \	PINMUX_DATA(PORT217_LCD2RS_MARK, PORT217_FN3), \	PINMUX_DATA(MSIOF0L_TSYNC_MARK, PORT217_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(VIO2_FIELD3_MARK, PORT217_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_1), \	PINMUX_DATA(PORT217_LCD2DISP_MARK, PORT217_FN7),	PINMUX_DATA(LCDHSYN_MARK, PORT218_FN1), \	PINMUX_DATA(LCDCS__MARK, PORT218_FN2), \	PINMUX_DATA(LCDCS2__MARK, PORT218_FN3), \	PINMUX_DATA(DACK3_MARK, PORT218_FN4), \	PINMUX_DATA(PORT218_VIO_CKOR_MARK, PORT218_FN5),	PINMUX_DATA(LCDDISP_MARK, PORT219_FN1), \	PINMUX_DATA(LCDRS_MARK, PORT219_FN2), \	PINMUX_DATA(PORT219_LCD2WR__MARK, PORT219_FN3), \	PINMUX_DATA(DREQ3_MARK, PORT219_FN4), \	PINMUX_DATA(MSIOF0L_TSCK_MARK, PORT219_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(VIO2_CLK3_MARK, PORT219_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_1), \	PINMUX_DATA(LCD2DCK_2_MARK, PORT219_FN7),	PINMUX_DATA(LCDVSYN_MARK, PORT220_FN1), \	PINMUX_DATA(LCDVSYN2_MARK, PORT220_FN2),	PINMUX_DATA(LCDLCLK_MARK, PORT221_FN1), \	PINMUX_DATA(DREQ1_MARK, PORT221_FN2), \	PINMUX_DATA(PORT221_LCD2CS__MARK, PORT221_FN3), \	PINMUX_DATA(PWEN_MARK, PORT221_FN4), \	PINMUX_DATA(MSIOF0L_RXD_MARK, PORT221_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(VIO2_HD3_MARK, PORT221_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_1), \	PINMUX_DATA(PORT221_LCD2HSYN_MARK, PORT221_FN7),	PINMUX_DATA(LCDDON_MARK, PORT222_FN1), \	PINMUX_DATA(LCDDON2_MARK, PORT222_FN2), \	PINMUX_DATA(DACK1_MARK, PORT222_FN3), \	PINMUX_DATA(OVCN_MARK, PORT222_FN4), \	PINMUX_DATA(MSIOF0L_TXD_MARK, PORT222_FN5, MSEL3CR_MSEL11_1), \	PINMUX_DATA(VIO2_VD3_MARK, PORT222_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_1), \	PINMUX_DATA(PORT222_LCD2VSYN_MARK, PORT222_FN7, MSEL3CR_MSEL2_1),	PINMUX_DATA(SCIFA1_TXD_MARK, PORT225_FN2), \	PINMUX_DATA(OVCN2_MARK, PORT225_FN4),	PINMUX_DATA(EXTLP_MARK, PORT226_FN1), \	PINMUX_DATA(SCIFA1_SCK_MARK, PORT226_FN2), \	PINMUX_DATA(PORT226_VIO_CKO2_MARK, PORT226_FN5),	PINMUX_DATA(SCIFA1_RTS__MARK, PORT227_FN2), \	PINMUX_DATA(IDIN_MARK, PORT227_FN4),	PINMUX_DATA(SCIFA1_RXD_MARK, PORT228_FN2),	PINMUX_DATA(SCIFA1_CTS__MARK, PORT229_FN2), \	PINMUX_DATA(MFG1_IN1_MARK, PORT229_FN3),	PINMUX_DATA(MSIOF1_TXD_MARK, PORT230_FN1), \	PINMUX_DATA(SCIFA2_TXD2_MARK, PORT230_FN2, MSEL3CR_MSEL9_1),	PINMUX_DATA(MSIOF1_TSYNC_MARK, PORT231_FN1), \	PINMUX_DATA(SCIFA2_CTS2__MARK, PORT231_FN2, MSEL3CR_MSEL9_1),	PINMUX_DATA(MSIOF1_TSCK_MARK, PORT232_FN1), \	PINMUX_DATA(SCIFA2_SCK2_MARK, PORT232_FN2, MSEL3CR_MSEL9_1),	PINMUX_DATA(MSIOF1_RXD_MARK, PORT233_FN1), \	PINMUX_DATA(SCIFA2_RXD2_MARK, PORT233_FN2, MSEL3CR_MSEL9_1),	PINMUX_DATA(MSIOF1_RSCK_MARK, PORT234_FN1), \	PINMUX_DATA(SCIFA2_RTS2__MARK, PORT234_FN2, MSEL3CR_MSEL9_1), \	PINMUX_DATA(VIO2_CLK2_MARK, PORT234_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_0), \	PINMUX_DATA(LCD2D20_MARK, PORT234_FN7),	PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT235_FN1), \	PINMUX_DATA(MFG1_IN2_MARK, PORT235_FN3), \	PINMUX_DATA(VIO2_VD2_MARK, PORT235_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_0), \	PINMUX_DATA(LCD2D21_MARK, PORT235_FN7),	PINMUX_DATA(MSIOF1_MCK0_MARK, PORT236_FN1), \	PINMUX_DATA(PORT236_I2C_SDA2_MARK, PORT236_FN2, MSEL2CR_MSEL17_0,		MSEL2CR_MSEL16_0),	PINMUX_DATA(MSIOF1_MCK1_MARK, PORT237_FN1), \	PINMUX_DATA(PORT237_I2C_SCL2_MARK, PORT237_FN2, MSEL2CR_MSEL17_0,		MSEL2CR_MSEL16_0),	PINMUX_DATA(MSIOF1_SS1_MARK, PORT238_FN1), \	PINMUX_DATA(VIO2_FIELD2_MARK, PORT238_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_0), \	PINMUX_DATA(LCD2D22_MARK, PORT238_FN7),	PINMUX_DATA(MSIOF1_SS2_MARK, PORT239_FN1), \	PINMUX_DATA(VIO2_HD2_MARK, PORT239_FN6, MSEL4CR_MSEL27_1,		MSEL4CR_MSEL26_0), \	PINMUX_DATA(LCD2D23_MARK, PORT239_FN7),	PINMUX_DATA(SCIFA6_TXD_MARK, PORT240_FN1),	PINMUX_DATA(PORT241_IRDA_OUT_MARK, PORT241_FN1, MSEL4CR_MSEL19_0), \	PINMUX_DATA(PORT241_IROUT_MARK, PORT241_FN2), \	PINMUX_DATA(MFG4_OUT1_MARK, PORT241_FN3), \	PINMUX_DATA(TPU4TO0_MARK, PORT241_FN4),	PINMUX_DATA(PORT242_IRDA_IN_MARK, PORT242_FN1, MSEL4CR_MSEL19_0), \	PINMUX_DATA(MFG4_IN2_MARK, PORT242_FN3),	PINMUX_DATA(PORT243_IRDA_FIRSEL_MARK, PORT243_FN1, MSEL4CR_MSEL19_0), \	PINMUX_DATA(PORT243_VIO_CKO2_MARK, PORT243_FN2),	PINMUX_DATA(PORT244_SCIFA5_CTS__MARK, PORT244_FN1, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_0), \	PINMUX_DATA(MFG2_IN1_MARK, PORT244_FN2), \	PINMUX_DATA(PORT244_SCIFB_CTS__MARK, PORT244_FN3, MSEL4CR_MSEL22_1), \	PINMUX_DATA(MSIOF2R_RXD_MARK, PORT244_FN7, MSEL4CR_MSEL11_1),	PINMUX_DATA(PORT245_SCIFA5_RTS__MARK, PORT245_FN1, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_0), \	PINMUX_DATA(MFG2_IN2_MARK, PORT245_FN2), \	PINMUX_DATA(PORT245_SCIFB_RTS__MARK, PORT245_FN3, MSEL4CR_MSEL22_1), \	PINMUX_DATA(MSIOF2R_TXD_MARK, PORT245_FN7, MSEL4CR_MSEL11_1),	PINMUX_DATA(PORT246_SCIFA5_RXD_MARK, PORT246_FN1, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_0), \	PINMUX_DATA(MFG1_OUT1_MARK, PORT246_FN2), \	PINMUX_DATA(PORT246_SCIFB_RXD_MARK, PORT246_FN3, MSEL4CR_MSEL22_1), \	PINMUX_DATA(TPU1TO0_MARK, PORT246_FN4),	PINMUX_DATA(PORT247_SCIFA5_TXD_MARK, PORT247_FN1, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_0), \	PINMUX_DATA(MFG3_OUT2_MARK, PORT247_FN2), \	PINMUX_DATA(PORT247_SCIFB_TXD_MARK, PORT247_FN3, MSEL4CR_MSEL22_1), \	PINMUX_DATA(TPU3TO1_MARK, PORT247_FN4),	PINMUX_DATA(PORT248_SCIFA5_SCK_MARK, PORT248_FN1, MSEL4CR_MSEL21_0,		MSEL4CR_MSEL20_0), \	PINMUX_DATA(MFG2_OUT1_MARK, PORT248_FN2), \	PINMUX_DATA(PORT248_SCIFB_SCK_MARK, PORT248_FN3, MSEL4CR_MSEL22_1), \	PINMUX_DATA(TPU2TO0_MARK, PORT248_FN4), \	PINMUX_DATA(PORT248_I2C_SCL3_MARK, PORT248_FN5, MSEL2CR_MSEL19_0,		MSEL2CR_MSEL18_0), \	PINMUX_DATA(MSIOF2R_TSCK_MARK, PORT248_FN7, MSEL4CR_MSEL11_1),	PINMUX_DATA(PORT249_IROUT_MARK, PORT249_FN1), \	PINMUX_DATA(MFG4_IN1_MARK, PORT249_FN2), \	PINMUX_DATA(PORT249_I2C_SDA3_MARK, PORT249_FN5, MSEL2CR_MSEL19_0,		MSEL2CR_MSEL18_0), \	PINMUX_DATA(MSIOF2R_TSYNC_MARK, PORT249_FN7, MSEL4CR_MSEL11_1),	PINMUX_DATA(SDHICLK0_MARK, PORT250_FN1),	PINMUX_DATA(SDHICD0_MARK, PORT251_FN1),	PINMUX_DATA(SDHID0_0_MARK, PORT252_FN1),	PINMUX_DATA(SDHID0_1_MARK, PORT253_FN1),	PINMUX_DATA(SDHID0_2_MARK, PORT254_FN1),	PINMUX_DATA(SDHID0_3_MARK, PORT255_FN1),	PINMUX_DATA(SDHICMD0_MARK, PORT256_FN1),	PINMUX_DATA(SDHIWP0_MARK, PORT257_FN1),	PINMUX_DATA(SDHICLK1_MARK, PORT258_FN1),	PINMUX_DATA(SDHID1_0_MARK, PORT259_FN1), \	PINMUX_DATA(TS_SPSYNC2_MARK, PORT259_FN3),	PINMUX_DATA(SDHID1_1_MARK, PORT260_FN1), \	PINMUX_DATA(TS_SDAT2_MARK, PORT260_FN3),	PINMUX_DATA(SDHID1_2_MARK, PORT261_FN1), \	PINMUX_DATA(TS_SDEN2_MARK, PORT261_FN3),	PINMUX_DATA(SDHID1_3_MARK, PORT262_FN1), \	PINMUX_DATA(TS_SCK2_MARK, PORT262_FN3),	PINMUX_DATA(SDHICMD1_MARK, PORT263_FN1),	PINMUX_DATA(SDHICLK2_MARK, PORT264_FN1),	PINMUX_DATA(SDHID2_0_MARK, PORT265_FN1), \	PINMUX_DATA(TS_SPSYNC4_MARK, PORT265_FN3),	PINMUX_DATA(SDHID2_1_MARK, PORT266_FN1), \	PINMUX_DATA(TS_SDAT4_MARK, PORT266_FN3),	PINMUX_DATA(SDHID2_2_MARK, PORT267_FN1), \	PINMUX_DATA(TS_SDEN4_MARK, PORT267_FN3),	PINMUX_DATA(SDHID2_3_MARK, PORT268_FN1), \	PINMUX_DATA(TS_SCK4_MARK, PORT268_FN3),	PINMUX_DATA(SDHICMD2_MARK, PORT269_FN1),	PINMUX_DATA(MMCCLK0_MARK, PORT270_FN1, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_0_MARK, PORT271_FN1, PORT271_IN_PU,		MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_1_MARK, PORT272_FN1, PORT272_IN_PU,		MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_2_MARK, PORT273_FN1, PORT273_IN_PU,		MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_3_MARK, PORT274_FN1, PORT274_IN_PU,		MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_4_MARK, PORT275_FN1, PORT275_IN_PU,		MSEL4CR_MSEL15_0), \	PINMUX_DATA(TS_SPSYNC5_MARK, PORT275_FN3),	PINMUX_DATA(MMCD0_5_MARK, PORT276_FN1, PORT276_IN_PU,		MSEL4CR_MSEL15_0), \	PINMUX_DATA(TS_SDAT5_MARK, PORT276_FN3),	PINMUX_DATA(MMCD0_6_MARK, PORT277_FN1, PORT277_IN_PU,		MSEL4CR_MSEL15_0), \	PINMUX_DATA(TS_SDEN5_MARK, PORT277_FN3),	PINMUX_DATA(MMCD0_7_MARK, PORT278_FN1, PORT278_IN_PU,		MSEL4CR_MSEL15_0), \	PINMUX_DATA(TS_SCK5_MARK, PORT278_FN3),	PINMUX_DATA(MMCCMD0_MARK, PORT279_FN1, PORT279_IN_PU,		MSEL4CR_MSEL15_0),	PINMUX_DATA(RESETOUTS__MARK, PORT281_FN1), \	PINMUX_DATA(EXTAL2OUT_MARK, PORT281_FN2),	PINMUX_DATA(MCP_WAIT__MCP_FRB_MARK, PORT288_FN1),	PINMUX_DATA(MCP_CKO_MARK, PORT289_FN1), \	PINMUX_DATA(MMCCLK1_MARK, PORT289_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D15_MCP_NAF15_MARK, PORT290_FN1),	PINMUX_DATA(MCP_D14_MCP_NAF14_MARK, PORT291_FN1),	PINMUX_DATA(MCP_D13_MCP_NAF13_MARK, PORT292_FN1),	PINMUX_DATA(MCP_D12_MCP_NAF12_MARK, PORT293_FN1),	PINMUX_DATA(MCP_D11_MCP_NAF11_MARK, PORT294_FN1),	PINMUX_DATA(MCP_D10_MCP_NAF10_MARK, PORT295_FN1),	PINMUX_DATA(MCP_D9_MCP_NAF9_MARK, PORT296_FN1),	PINMUX_DATA(MCP_D8_MCP_NAF8_MARK, PORT297_FN1), \	PINMUX_DATA(MMCCMD1_MARK, PORT297_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D7_MCP_NAF7_MARK, PORT298_FN1), \	PINMUX_DATA(MMCD1_7_MARK, PORT298_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D6_MCP_NAF6_MARK, PORT299_FN1), \	PINMUX_DATA(MMCD1_6_MARK, PORT299_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D5_MCP_NAF5_MARK, PORT300_FN1), \	PINMUX_DATA(MMCD1_5_MARK, PORT300_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D4_MCP_NAF4_MARK, PORT301_FN1), \	PINMUX_DATA(MMCD1_4_MARK, PORT301_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D3_MCP_NAF3_MARK, PORT302_FN1), \	PINMUX_DATA(MMCD1_3_MARK, PORT302_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D2_MCP_NAF2_MARK, PORT303_FN1), \	PINMUX_DATA(MMCD1_2_MARK, PORT303_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D1_MCP_NAF1_MARK, PORT304_FN1), \	PINMUX_DATA(MMCD1_1_MARK, PORT304_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_D0_MCP_NAF0_MARK, PORT305_FN1), \	PINMUX_DATA(MMCD1_0_MARK, PORT305_FN2, MSEL4CR_MSEL15_1),	PINMUX_DATA(MCP_NBRSTOUT__MARK, PORT306_FN1),	PINMUX_DATA(MCP_WE0__MCP_FWE_MARK, PORT309_FN1), \	PINMUX_DATA(MCP_RDWR_MCP_FWE_MARK, PORT309_FN2),	/* MSEL2 special cases */	PINMUX_DATA(TSIF2_TS_XX1_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,		MSEL2CR_MSEL12_0),	PINMUX_DATA(TSIF2_TS_XX2_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,		MSEL2CR_MSEL12_1),	PINMUX_DATA(TSIF2_TS_XX3_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,		MSEL2CR_MSEL12_0),	PINMUX_DATA(TSIF2_TS_XX4_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,		MSEL2CR_MSEL12_1),	PINMUX_DATA(TSIF2_TS_XX5_MARK, MSEL2CR_MSEL14_1, MSEL2CR_MSEL13_0,		MSEL2CR_MSEL12_0),	PINMUX_DATA(TSIF1_TS_XX1_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,		MSEL2CR_MSEL9_0),	PINMUX_DATA(TSIF1_TS_XX2_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,		MSEL2CR_MSEL9_1),	PINMUX_DATA(TSIF1_TS_XX3_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,		MSEL2CR_MSEL9_0),	PINMUX_DATA(TSIF1_TS_XX4_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,		MSEL2CR_MSEL9_1),	PINMUX_DATA(TSIF1_TS_XX5_MARK, MSEL2CR_MSEL11_1, MSEL2CR_MSEL10_0,		MSEL2CR_MSEL9_0),	PINMUX_DATA(TSIF0_TS_XX1_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,		MSEL2CR_MSEL6_0),	PINMUX_DATA(TSIF0_TS_XX2_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,		MSEL2CR_MSEL6_1),	PINMUX_DATA(TSIF0_TS_XX3_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,		MSEL2CR_MSEL6_0),	PINMUX_DATA(TSIF0_TS_XX4_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,		MSEL2CR_MSEL6_1),	PINMUX_DATA(TSIF0_TS_XX5_MARK, MSEL2CR_MSEL8_1, MSEL2CR_MSEL7_0,		MSEL2CR_MSEL6_0),	PINMUX_DATA(MST1_TS_XX1_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,		MSEL2CR_MSEL3_0),	PINMUX_DATA(MST1_TS_XX2_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,		MSEL2CR_MSEL3_1),	PINMUX_DATA(MST1_TS_XX3_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,		MSEL2CR_MSEL3_0),	PINMUX_DATA(MST1_TS_XX4_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,		MSEL2CR_MSEL3_1),	PINMUX_DATA(MST1_TS_XX5_MARK, MSEL2CR_MSEL5_1, MSEL2CR_MSEL4_0,		MSEL2CR_MSEL3_0),	PINMUX_DATA(MST0_TS_XX1_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,		MSEL2CR_MSEL0_0),	PINMUX_DATA(MST0_TS_XX2_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,		MSEL2CR_MSEL0_1),	PINMUX_DATA(MST0_TS_XX3_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,		MSEL2CR_MSEL0_0),	PINMUX_DATA(MST0_TS_XX4_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,		MSEL2CR_MSEL0_1),	PINMUX_DATA(MST0_TS_XX5_MARK, MSEL2CR_MSEL2_1, MSEL2CR_MSEL1_0,		MSEL2CR_MSEL0_0),	/* MSEL3 special cases */	PINMUX_DATA(SDHI0_VCCQ_MC0_ON_MARK, MSEL3CR_MSEL28_1),	PINMUX_DATA(SDHI0_VCCQ_MC0_OFF_MARK, MSEL3CR_MSEL28_0),	PINMUX_DATA(DEBUG_MON_VIO_MARK, MSEL3CR_MSEL15_0),	PINMUX_DATA(DEBUG_MON_LCDD_MARK, MSEL3CR_MSEL15_1),	PINMUX_DATA(LCDC_LCDC0_MARK, MSEL3CR_MSEL6_0),	PINMUX_DATA(LCDC_LCDC1_MARK, MSEL3CR_MSEL6_1),	/* MSEL4 special cases */	PINMUX_DATA(IRQ9_MEM_INT_MARK, MSEL4CR_MSEL29_0),	PINMUX_DATA(IRQ9_MCP_INT_MARK, MSEL4CR_MSEL29_1),	PINMUX_DATA(A11_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_0),	PINMUX_DATA(KEYOUT8_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_1),	PINMUX_DATA(TPU4TO3_MARK, MSEL4CR_MSEL13_1, MSEL4CR_MSEL12_0),	PINMUX_DATA(RESETA_N_PU_ON_MARK, MSEL4CR_MSEL4_0),	PINMUX_DATA(RESETA_N_PU_OFF_MARK, MSEL4CR_MSEL4_1),	PINMUX_DATA(EDBGREQ_PD_MARK, MSEL4CR_MSEL1_0),	PINMUX_DATA(EDBGREQ_PU_MARK, MSEL4CR_MSEL1_1),	/* Functions with pull-ups */	PINMUX_DATA(KEYIN0_PU_MARK, PORT66_FN2, PORT66_IN_PU),	PINMUX_DATA(KEYIN1_PU_MARK, PORT67_FN2, PORT67_IN_PU),	PINMUX_DATA(KEYIN2_PU_MARK, PORT68_FN2, PORT68_IN_PU),	PINMUX_DATA(KEYIN3_PU_MARK, PORT69_FN2, PORT69_IN_PU),	PINMUX_DATA(KEYIN4_PU_MARK, PORT70_FN2, PORT70_IN_PU),	PINMUX_DATA(KEYIN5_PU_MARK, PORT71_FN2, PORT71_IN_PU),	PINMUX_DATA(KEYIN6_PU_MARK, PORT72_FN2, PORT72_IN_PU),	PINMUX_DATA(KEYIN7_PU_MARK, PORT73_FN2, PORT73_IN_PU),	PINMUX_DATA(SDHICD0_PU_MARK,  PORT251_FN1, PORT251_IN_PU),	PINMUX_DATA(SDHID0_0_PU_MARK, PORT252_FN1, PORT252_IN_PU),	PINMUX_DATA(SDHID0_1_PU_MARK, PORT253_FN1, PORT253_IN_PU),	PINMUX_DATA(SDHID0_2_PU_MARK, PORT254_FN1, PORT254_IN_PU),	PINMUX_DATA(SDHID0_3_PU_MARK, PORT255_FN1, PORT255_IN_PU),	PINMUX_DATA(SDHICMD0_PU_MARK, PORT256_FN1, PORT256_IN_PU),	PINMUX_DATA(SDHIWP0_PU_MARK,  PORT257_FN1, PORT256_IN_PU),	PINMUX_DATA(SDHID1_0_PU_MARK, PORT259_FN1, PORT259_IN_PU),	PINMUX_DATA(SDHID1_1_PU_MARK, PORT260_FN1, PORT260_IN_PU),	PINMUX_DATA(SDHID1_2_PU_MARK, PORT261_FN1, PORT261_IN_PU),	PINMUX_DATA(SDHID1_3_PU_MARK, PORT262_FN1, PORT262_IN_PU),	PINMUX_DATA(SDHICMD1_PU_MARK, PORT263_FN1, PORT263_IN_PU),	PINMUX_DATA(SDHID2_0_PU_MARK, PORT265_FN1, PORT265_IN_PU),	PINMUX_DATA(SDHID2_1_PU_MARK, PORT266_FN1, PORT266_IN_PU),	PINMUX_DATA(SDHID2_2_PU_MARK, PORT267_FN1, PORT267_IN_PU),	PINMUX_DATA(SDHID2_3_PU_MARK, PORT268_FN1, PORT268_IN_PU),	PINMUX_DATA(SDHICMD2_PU_MARK, PORT269_FN1, PORT269_IN_PU),	PINMUX_DATA(MMCCMD0_PU_MARK, PORT279_FN1, PORT279_IN_PU,		MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCCMD1_PU_MARK, PORT297_FN2, PORT297_IN_PU,		MSEL4CR_MSEL15_1),	PINMUX_DATA(MMCD0_0_PU_MARK,		    PORT271_FN1, PORT271_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_1_PU_MARK,		    PORT272_FN1, PORT272_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_2_PU_MARK,		    PORT273_FN1, PORT273_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_3_PU_MARK,		    PORT274_FN1, PORT274_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_4_PU_MARK,		    PORT275_FN1, PORT275_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_5_PU_MARK,		    PORT276_FN1, PORT276_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_6_PU_MARK,		    PORT277_FN1, PORT277_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(MMCD0_7_PU_MARK,		    PORT278_FN1, PORT278_IN_PU, MSEL4CR_MSEL15_0),	PINMUX_DATA(FSIBISLD_PU_MARK, PORT39_FN1, PORT39_IN_PU),	PINMUX_DATA(FSIACK_PU_MARK, PORT49_FN1, PORT49_IN_PU),	PINMUX_DATA(FSIAILR_PU_MARK, PORT50_FN5, PORT50_IN_PU),	PINMUX_DATA(FSIAIBT_PU_MARK, PORT51_FN5, PORT51_IN_PU),	PINMUX_DATA(FSIAISLD_PU_MARK, PORT55_FN1, PORT55_IN_PU),};static struct pinmux_gpio pinmux_gpios[] = {	GPIO_PORT_ALL(),	/* Table 25-1 (Functions 0-7) */	GPIO_FN(VBUS_0),	GPIO_FN(GPI0),	GPIO_FN(GPI1),	GPIO_FN(GPI2),	GPIO_FN(GPI3),	GPIO_FN(GPI4),	GPIO_FN(GPI5),	GPIO_FN(GPI6),	GPIO_FN(GPI7),	GPIO_FN(SCIFA7_RXD),	GPIO_FN(SCIFA7_CTS_),	GPIO_FN(GPO7), \	GPIO_FN(MFG0_OUT2),	GPIO_FN(GPO6), \	GPIO_FN(MFG1_OUT2),	GPIO_FN(GPO5), \	GPIO_FN(SCIFA0_SCK), \	GPIO_FN(FSICOSLDT3), \	GPIO_FN(PORT16_VIO_CKOR),	GPIO_FN(SCIFA0_TXD),	GPIO_FN(SCIFA7_TXD),	GPIO_FN(SCIFA7_RTS_), \	GPIO_FN(PORT19_VIO_CKO2),	GPIO_FN(GPO0),	GPIO_FN(GPO1),	GPIO_FN(GPO2), \	GPIO_FN(STATUS0),	GPIO_FN(GPO3), \	GPIO_FN(STATUS1),	GPIO_FN(GPO4), \	GPIO_FN(STATUS2),	GPIO_FN(VINT),	GPIO_FN(TCKON),	GPIO_FN(XDVFS1), \	GPIO_FN(PORT27_I2C_SCL2), \	GPIO_FN(PORT27_I2C_SCL3), \	GPIO_FN(MFG0_OUT1), \	GPIO_FN(PORT27_IROUT),	GPIO_FN(XDVFS2), \	GPIO_FN(PORT28_I2C_SDA2), \	GPIO_FN(PORT28_I2C_SDA3), \	GPIO_FN(PORT28_TPU1TO1),	GPIO_FN(SIM_RST), \	GPIO_FN(PORT29_TPU1TO1),	GPIO_FN(SIM_CLK), \	GPIO_FN(PORT30_VIO_CKOR),	GPIO_FN(SIM_D), \	GPIO_FN(PORT31_IROUT),	GPIO_FN(SCIFA4_TXD),	GPIO_FN(SCIFA4_RXD), \	GPIO_FN(XWUP),	GPIO_FN(SCIFA4_RTS_),	GPIO_FN(SCIFA4_CTS_),	GPIO_FN(FSIBOBT), \	GPIO_FN(FSIBIBT),	GPIO_FN(FSIBOLR), \	GPIO_FN(FSIBILR),	GPIO_FN(FSIBOSLD),	GPIO_FN(FSIBISLD),	GPIO_FN(VACK),	GPIO_FN(XTAL1L),	GPIO_FN(SCIFA0_RTS_), \	GPIO_FN(FSICOSLDT2),	GPIO_FN(SCIFA0_RXD),	GPIO_FN(SCIFA0_CTS_), \	GPIO_FN(FSICOSLDT1),	GPIO_FN(FSICOBT), \	GPIO_FN(FSICIBT), \	GPIO_FN(FSIDOBT), \	GPIO_FN(FSIDIBT),	GPIO_FN(FSICOLR), \	GPIO_FN(FSICILR), \	GPIO_FN(FSIDOLR), \	GPIO_FN(FSIDILR),	GPIO_FN(FSICOSLD), \	GPIO_FN(PORT47_FSICSPDIF),	GPIO_FN(FSICISLD), \	GPIO_FN(FSIDISLD),	GPIO_FN(FSIACK), \	GPIO_FN(PORT49_IRDA_OUT), \	GPIO_FN(PORT49_IROUT), \	GPIO_FN(FSIAOMC),	GPIO_FN(FSIAOLR), \	GPIO_FN(BBIF2_TSYNC2), \	GPIO_FN(TPU2TO2), \	GPIO_FN(FSIAILR),	GPIO_FN(FSIAOBT), \	GPIO_FN(BBIF2_TSCK2), \	GPIO_FN(TPU2TO3), \	GPIO_FN(FSIAIBT),	GPIO_FN(FSIAOSLD), \	GPIO_FN(BBIF2_TXD2),	GPIO_FN(FSIASPDIF), \	GPIO_FN(PORT53_IRDA_IN), \	GPIO_FN(TPU3TO3), \	GPIO_FN(FSIBSPDIF), \	GPIO_FN(PORT53_FSICSPDIF),	GPIO_FN(FSIBCK), \	GPIO_FN(PORT54_IRDA_FIRSEL), \	GPIO_FN(TPU3TO2), \	GPIO_FN(FSIBOMC), \	GPIO_FN(FSICCK), \	GPIO_FN(FSICOMC),	GPIO_FN(FSIAISLD), \	GPIO_FN(TPU0TO0),	GPIO_FN(A0), \	GPIO_FN(BS_),	GPIO_FN(A12), \	GPIO_FN(PORT58_KEYOUT7), \	GPIO_FN(TPU4TO2),	GPIO_FN(A13), \	GPIO_FN(PORT59_KEYOUT6), \	GPIO_FN(TPU0TO1),	GPIO_FN(A14), \	GPIO_FN(KEYOUT5),	GPIO_FN(A15), \	GPIO_FN(KEYOUT4),	GPIO_FN(A16), \	GPIO_FN(KEYOUT3), \	GPIO_FN(MSIOF0_SS1),	GPIO_FN(A17), \	GPIO_FN(KEYOUT2), \	GPIO_FN(MSIOF0_TSYNC),
 |