synchronousMemoryDatabase.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * sh73a0 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2010 Renesas Solutions Corp.
  5. * Copyright (C) 2010 NISHIMOTO Hiroki
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; version 2 of the
  10. * License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sh_pfc.h>
  24. #include <mach/sh73a0.h>
  25. #include <mach/irqs.h>
  26. #define CPU_ALL_PORT(fn, pfx, sfx) \
  27. PORT_10(fn, pfx, sfx), PORT_10(fn, pfx##1, sfx), \
  28. PORT_10(fn, pfx##2, sfx), PORT_10(fn, pfx##3, sfx), \
  29. PORT_10(fn, pfx##4, sfx), PORT_10(fn, pfx##5, sfx), \
  30. PORT_10(fn, pfx##6, sfx), PORT_10(fn, pfx##7, sfx), \
  31. PORT_10(fn, pfx##8, sfx), PORT_10(fn, pfx##9, sfx), \
  32. PORT_10(fn, pfx##10, sfx), \
  33. PORT_1(fn, pfx##110, sfx), PORT_1(fn, pfx##111, sfx), \
  34. PORT_1(fn, pfx##112, sfx), PORT_1(fn, pfx##113, sfx), \
  35. PORT_1(fn, pfx##114, sfx), PORT_1(fn, pfx##115, sfx), \
  36. PORT_1(fn, pfx##116, sfx), PORT_1(fn, pfx##117, sfx), \
  37. PORT_1(fn, pfx##118, sfx), \
  38. PORT_1(fn, pfx##128, sfx), PORT_1(fn, pfx##129, sfx), \
  39. PORT_10(fn, pfx##13, sfx), PORT_10(fn, pfx##14, sfx), \
  40. PORT_10(fn, pfx##15, sfx), \
  41. PORT_1(fn, pfx##160, sfx), PORT_1(fn, pfx##161, sfx), \
  42. PORT_1(fn, pfx##162, sfx), PORT_1(fn, pfx##163, sfx), \
  43. PORT_1(fn, pfx##164, sfx), \
  44. PORT_1(fn, pfx##192, sfx), PORT_1(fn, pfx##193, sfx), \
  45. PORT_1(fn, pfx##194, sfx), PORT_1(fn, pfx##195, sfx), \
  46. PORT_1(fn, pfx##196, sfx), PORT_1(fn, pfx##197, sfx), \
  47. PORT_1(fn, pfx##198, sfx), PORT_1(fn, pfx##199, sfx), \
  48. PORT_10(fn, pfx##20, sfx), PORT_10(fn, pfx##21, sfx), \
  49. PORT_10(fn, pfx##22, sfx), PORT_10(fn, pfx##23, sfx), \
  50. PORT_10(fn, pfx##24, sfx), PORT_10(fn, pfx##25, sfx), \
  51. PORT_10(fn, pfx##26, sfx), PORT_10(fn, pfx##27, sfx), \
  52. PORT_1(fn, pfx##280, sfx), PORT_1(fn, pfx##281, sfx), \
  53. PORT_1(fn, pfx##282, sfx), \
  54. PORT_1(fn, pfx##288, sfx), PORT_1(fn, pfx##289, sfx), \
  55. PORT_10(fn, pfx##29, sfx), PORT_10(fn, pfx##30, sfx)
  56. enum {
  57. PINMUX_RESERVED = 0,
  58. PINMUX_DATA_BEGIN,
  59. PORT_ALL(DATA), /* PORT0_DATA -> PORT309_DATA */
  60. PINMUX_DATA_END,
  61. PINMUX_INPUT_BEGIN,
  62. PORT_ALL(IN), /* PORT0_IN -> PORT309_IN */
  63. PINMUX_INPUT_END,
  64. PINMUX_INPUT_PULLUP_BEGIN,
  65. PORT_ALL(IN_PU), /* PORT0_IN_PU -> PORT309_IN_PU */
  66. PINMUX_INPUT_PULLUP_END,
  67. PINMUX_INPUT_PULLDOWN_BEGIN,
  68. PORT_ALL(IN_PD), /* PORT0_IN_PD -> PORT309_IN_PD */
  69. PINMUX_INPUT_PULLDOWN_END,
  70. PINMUX_OUTPUT_BEGIN,
  71. PORT_ALL(OUT), /* PORT0_OUT -> PORT309_OUT */
  72. PINMUX_OUTPUT_END,
  73. PINMUX_FUNCTION_BEGIN,
  74. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT309_FN_IN */
  75. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT309_FN_OUT */
  76. PORT_ALL(FN0), /* PORT0_FN0 -> PORT309_FN0 */
  77. PORT_ALL(FN1), /* PORT0_FN1 -> PORT309_FN1 */
  78. PORT_ALL(FN2), /* PORT0_FN2 -> PORT309_FN2 */
  79. PORT_ALL(FN3), /* PORT0_FN3 -> PORT309_FN3 */
  80. PORT_ALL(FN4), /* PORT0_FN4 -> PORT309_FN4 */
  81. PORT_ALL(FN5), /* PORT0_FN5 -> PORT309_FN5 */
  82. PORT_ALL(FN6), /* PORT0_FN6 -> PORT309_FN6 */
  83. PORT_ALL(FN7), /* PORT0_FN7 -> PORT309_FN7 */
  84. MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,
  85. MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,
  86. MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,
  87. MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,
  88. MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,
  89. MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,
  90. MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,
  91. MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,
  92. MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,
  93. MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,
  94. MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,
  95. MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,
  96. MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,
  97. MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,
  98. MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,
  99. MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,
  100. MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,
  101. MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,
  102. MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,
  103. MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,
  104. MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,
  105. MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,
  106. MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,
  107. MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,
  108. MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,
  109. MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,
  110. MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,
  111. MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,
  112. MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,
  113. MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,
  114. MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,
  115. MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,
  116. MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,
  117. MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,
  118. MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,
  119. MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,
  120. MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,
  121. MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,
  122. MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,
  123. MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,
  124. MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,
  125. MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,
  126. PINMUX_FUNCTION_END,
  127. PINMUX_MARK_BEGIN,
  128. /* Hardware manual Table 25-1 (Function 0-7) */
  129. VBUS_0_MARK,
  130. GPI0_MARK,
  131. GPI1_MARK,
  132. GPI2_MARK,
  133. GPI3_MARK,
  134. GPI4_MARK,
  135. GPI5_MARK,
  136. GPI6_MARK,
  137. GPI7_MARK,
  138. SCIFA7_RXD_MARK,
  139. SCIFA7_CTS__MARK,
  140. GPO7_MARK, MFG0_OUT2_MARK,
  141. GPO6_MARK, MFG1_OUT2_MARK,
  142. GPO5_MARK, SCIFA0_SCK_MARK, FSICOSLDT3_MARK, PORT16_VIO_CKOR_MARK,
  143. SCIFA0_TXD_MARK,
  144. SCIFA7_TXD_MARK,
  145. SCIFA7_RTS__MARK, PORT19_VIO_CKO2_MARK,
  146. GPO0_MARK,
  147. GPO1_MARK,
  148. GPO2_MARK, STATUS0_MARK,
  149. GPO3_MARK, STATUS1_MARK,
  150. GPO4_MARK, STATUS2_MARK,
  151. VINT_MARK,
  152. TCKON_MARK,
  153. XDVFS1_MARK, PORT27_I2C_SCL2_MARK, PORT27_I2C_SCL3_MARK, \
  154. MFG0_OUT1_MARK, PORT27_IROUT_MARK,
  155. XDVFS2_MARK, PORT28_I2C_SDA2_MARK, PORT28_I2C_SDA3_MARK, \
  156. PORT28_TPU1TO1_MARK,
  157. SIM_RST_MARK, PORT29_TPU1TO1_MARK,
  158. SIM_CLK_MARK, PORT30_VIO_CKOR_MARK,
  159. SIM_D_MARK, PORT31_IROUT_MARK,
  160. SCIFA4_TXD_MARK,
  161. SCIFA4_RXD_MARK, XWUP_MARK,
  162. SCIFA4_RTS__MARK,
  163. SCIFA4_CTS__MARK,
  164. FSIBOBT_MARK, FSIBIBT_MARK,
  165. FSIBOLR_MARK, FSIBILR_MARK,
  166. FSIBOSLD_MARK,
  167. FSIBISLD_MARK,
  168. VACK_MARK,
  169. XTAL1L_MARK,
  170. SCIFA0_RTS__MARK, FSICOSLDT2_MARK,
  171. SCIFA0_RXD_MARK,
  172. SCIFA0_CTS__MARK, FSICOSLDT1_MARK,
  173. FSICOBT_MARK, FSICIBT_MARK, FSIDOBT_MARK, FSIDIBT_MARK,
  174. FSICOLR_MARK, FSICILR_MARK, FSIDOLR_MARK, FSIDILR_MARK,
  175. FSICOSLD_MARK, PORT47_FSICSPDIF_MARK,
  176. FSICISLD_MARK, FSIDISLD_MARK,
  177. FSIACK_MARK, PORT49_IRDA_OUT_MARK, PORT49_IROUT_MARK, FSIAOMC_MARK,
  178. FSIAOLR_MARK, BBIF2_TSYNC2_MARK, TPU2TO2_MARK, FSIAILR_MARK,
  179. FSIAOBT_MARK, BBIF2_TSCK2_MARK, TPU2TO3_MARK, FSIAIBT_MARK,
  180. FSIAOSLD_MARK, BBIF2_TXD2_MARK,
  181. FSIASPDIF_MARK, PORT53_IRDA_IN_MARK, TPU3TO3_MARK, FSIBSPDIF_MARK, \
  182. PORT53_FSICSPDIF_MARK,
  183. FSIBCK_MARK, PORT54_IRDA_FIRSEL_MARK, TPU3TO2_MARK, FSIBOMC_MARK, \
  184. FSICCK_MARK, FSICOMC_MARK,
  185. FSIAISLD_MARK, TPU0TO0_MARK,
  186. A0_MARK, BS__MARK,
  187. A12_MARK, PORT58_KEYOUT7_MARK, TPU4TO2_MARK,
  188. A13_MARK, PORT59_KEYOUT6_MARK, TPU0TO1_MARK,
  189. A14_MARK, KEYOUT5_MARK,
  190. A15_MARK, KEYOUT4_MARK,
  191. A16_MARK, KEYOUT3_MARK, MSIOF0_SS1_MARK,
  192. A17_MARK, KEYOUT2_MARK, MSIOF0_TSYNC_MARK,
  193. A18_MARK, KEYOUT1_MARK, MSIOF0_TSCK_MARK,
  194. A19_MARK, KEYOUT0_MARK, MSIOF0_TXD_MARK,
  195. A20_MARK, KEYIN0_MARK, MSIOF0_RSCK_MARK,
  196. A21_MARK, KEYIN1_MARK, MSIOF0_RSYNC_MARK,
  197. A22_MARK, KEYIN2_MARK, MSIOF0_MCK0_MARK,
  198. A23_MARK, KEYIN3_MARK, MSIOF0_MCK1_MARK,
  199. A24_MARK, KEYIN4_MARK, MSIOF0_RXD_MARK,
  200. A25_MARK, KEYIN5_MARK, MSIOF0_SS2_MARK,
  201. A26_MARK, KEYIN6_MARK,
  202. KEYIN7_MARK,
  203. D0_NAF0_MARK,
  204. D1_NAF1_MARK,
  205. D2_NAF2_MARK,
  206. D3_NAF3_MARK,
  207. D4_NAF4_MARK,
  208. D5_NAF5_MARK,
  209. D6_NAF6_MARK,
  210. D7_NAF7_MARK,
  211. D8_NAF8_MARK,
  212. D9_NAF9_MARK,
  213. D10_NAF10_MARK,
  214. D11_NAF11_MARK,
  215. D12_NAF12_MARK,
  216. D13_NAF13_MARK,
  217. D14_NAF14_MARK,
  218. D15_NAF15_MARK,
  219. CS4__MARK,
  220. CS5A__MARK, PORT91_RDWR_MARK,
  221. CS5B__MARK, FCE1__MARK,
  222. CS6B__MARK, DACK0_MARK,
  223. FCE0__MARK, CS6A__MARK,
  224. WAIT__MARK, DREQ0_MARK,
  225. RD__FSC_MARK,
  226. WE0__FWE_MARK, RDWR_FWE_MARK,
  227. WE1__MARK,
  228. FRB_MARK,
  229. CKO_MARK,
  230. NBRSTOUT__MARK,
  231. NBRST__MARK,
  232. BBIF2_TXD_MARK,
  233. BBIF2_RXD_MARK,
  234. BBIF2_SYNC_MARK,
  235. BBIF2_SCK_MARK,
  236. SCIFA3_CTS__MARK, MFG3_IN2_MARK,
  237. SCIFA3_RXD_MARK, MFG3_IN1_MARK,
  238. BBIF1_SS2_MARK, SCIFA3_RTS__MARK, MFG3_OUT1_MARK,
  239. SCIFA3_TXD_MARK,
  240. HSI_RX_DATA_MARK, BBIF1_RXD_MARK,
  241. HSI_TX_WAKE_MARK, BBIF1_TSCK_MARK,
  242. HSI_TX_DATA_MARK, BBIF1_TSYNC_MARK,
  243. HSI_TX_READY_MARK, BBIF1_TXD_MARK,
  244. HSI_RX_READY_MARK, BBIF1_RSCK_MARK, PORT115_I2C_SCL2_MARK, \
  245. PORT115_I2C_SCL3_MARK,
  246. HSI_RX_WAKE_MARK, BBIF1_RSYNC_MARK, PORT116_I2C_SDA2_MARK, \
  247. PORT116_I2C_SDA3_MARK,
  248. HSI_RX_FLAG_MARK, BBIF1_SS1_MARK, BBIF1_FLOW_MARK,
  249. HSI_TX_FLAG_MARK,
  250. VIO_VD_MARK, PORT128_LCD2VSYN_MARK, VIO2_VD_MARK, LCD2D0_MARK,
  251. VIO_HD_MARK, PORT129_LCD2HSYN_MARK, PORT129_LCD2CS__MARK, \
  252. VIO2_HD_MARK, LCD2D1_MARK,
  253. VIO_D0_MARK, PORT130_MSIOF2_RXD_MARK, LCD2D10_MARK,
  254. VIO_D1_MARK, PORT131_KEYOUT6_MARK, PORT131_MSIOF2_SS1_MARK, \
  255. PORT131_KEYOUT11_MARK, LCD2D11_MARK,
  256. VIO_D2_MARK, PORT132_KEYOUT7_MARK, PORT132_MSIOF2_SS2_MARK, \
  257. PORT132_KEYOUT10_MARK, LCD2D12_MARK,
  258. VIO_D3_MARK, MSIOF2_TSYNC_MARK, LCD2D13_MARK,
  259. VIO_D4_MARK, MSIOF2_TXD_MARK, LCD2D14_MARK,
  260. VIO_D5_MARK, MSIOF2_TSCK_MARK, LCD2D15_MARK,
  261. VIO_D6_MARK, PORT136_KEYOUT8_MARK, LCD2D16_MARK,
  262. VIO_D7_MARK, PORT137_KEYOUT9_MARK, LCD2D17_MARK,
  263. VIO_D8_MARK, PORT138_KEYOUT8_MARK, VIO2_D0_MARK, LCD2D6_MARK,
  264. VIO_D9_MARK, PORT139_KEYOUT9_MARK, VIO2_D1_MARK, LCD2D7_MARK,
  265. VIO_D10_MARK, TPU0TO2_MARK, VIO2_D2_MARK, LCD2D8_MARK,
  266. VIO_D11_MARK, TPU0TO3_MARK, VIO2_D3_MARK, LCD2D9_MARK,
  267. VIO_D12_MARK, PORT142_KEYOUT10_MARK, VIO2_D4_MARK, LCD2D2_MARK,
  268. VIO_D13_MARK, PORT143_KEYOUT11_MARK, PORT143_KEYOUT6_MARK, \
  269. VIO2_D5_MARK, LCD2D3_MARK,
  270. VIO_D14_MARK, PORT144_KEYOUT7_MARK, VIO2_D6_MARK, LCD2D4_MARK,
  271. VIO_D15_MARK, TPU1TO3_MARK, PORT145_LCD2DISP_MARK, \
  272. PORT145_LCD2RS_MARK, VIO2_D7_MARK, LCD2D5_MARK,
  273. VIO_CLK_MARK, LCD2DCK_MARK, PORT146_LCD2WR__MARK, VIO2_CLK_MARK, \
  274. LCD2D18_MARK,
  275. VIO_FIELD_MARK, LCD2RD__MARK, VIO2_FIELD_MARK, LCD2D19_MARK,
  276. VIO_CKO_MARK,
  277. A27_MARK, PORT149_RDWR_MARK, MFG0_IN1_MARK, PORT149_KEYOUT9_MARK,
  278. MFG0_IN2_MARK,
  279. TS_SPSYNC3_MARK, MSIOF2_RSCK_MARK,
  280. TS_SDAT3_MARK, MSIOF2_RSYNC_MARK,
  281. TPU1TO2_MARK, TS_SDEN3_MARK, PORT153_MSIOF2_SS1_MARK,
  282. SCIFA2_TXD1_MARK, MSIOF2_MCK0_MARK,
  283. SCIFA2_RXD1_MARK, MSIOF2_MCK1_MARK,
  284. SCIFA2_RTS1__MARK, PORT156_MSIOF2_SS2_MARK,
  285. SCIFA2_CTS1__MARK, PORT157_MSIOF2_RXD_MARK,
  286. DINT__MARK, SCIFA2_SCK1_MARK, TS_SCK3_MARK,
  287. PORT159_SCIFB_SCK_MARK, PORT159_SCIFA5_SCK_MARK, NMI_MARK,
  288. PORT160_SCIFB_TXD_MARK, PORT160_SCIFA5_TXD_MARK,
  289. PORT161_SCIFB_CTS__MARK, PORT161_SCIFA5_CTS__MARK,
  290. PORT162_SCIFB_RXD_MARK, PORT162_SCIFA5_RXD_MARK,
  291. PORT163_SCIFB_RTS__MARK, PORT163_SCIFA5_RTS__MARK, TPU3TO0_MARK,
  292. LCDD0_MARK,
  293. LCDD1_MARK, PORT193_SCIFA5_CTS__MARK, BBIF2_TSYNC1_MARK,
  294. LCDD2_MARK, PORT194_SCIFA5_RTS__MARK, BBIF2_TSCK1_MARK,
  295. LCDD3_MARK, PORT195_SCIFA5_RXD_MARK, BBIF2_TXD1_MARK,
  296. LCDD4_MARK, PORT196_SCIFA5_TXD_MARK,
  297. LCDD5_MARK, PORT197_SCIFA5_SCK_MARK, MFG2_OUT2_MARK, TPU2TO1_MARK,
  298. LCDD6_MARK,
  299. LCDD7_MARK, TPU4TO1_MARK, MFG4_OUT2_MARK,
  300. LCDD8_MARK, D16_MARK,
  301. LCDD9_MARK, D17_MARK,
  302. LCDD10_MARK, D18_MARK,
  303. LCDD11_MARK, D19_MARK,
  304. LCDD12_MARK, D20_MARK,
  305. LCDD13_MARK, D21_MARK,
  306. LCDD14_MARK, D22_MARK,
  307. LCDD15_MARK, PORT207_MSIOF0L_SS1_MARK, D23_MARK,
  308. LCDD16_MARK, PORT208_MSIOF0L_SS2_MARK, D24_MARK,
  309. LCDD17_MARK, D25_MARK,
  310. LCDD18_MARK, DREQ2_MARK, PORT210_MSIOF0L_SS1_MARK, D26_MARK,
  311. LCDD19_MARK, PORT211_MSIOF0L_SS2_MARK, D27_MARK,
  312. LCDD20_MARK, TS_SPSYNC1_MARK, MSIOF0L_MCK0_MARK, D28_MARK,
  313. LCDD21_MARK, TS_SDAT1_MARK, MSIOF0L_MCK1_MARK, D29_MARK,
  314. LCDD22_MARK, TS_SDEN1_MARK, MSIOF0L_RSCK_MARK, D30_MARK,
  315. LCDD23_MARK, TS_SCK1_MARK, MSIOF0L_RSYNC_MARK, D31_MARK,
  316. LCDDCK_MARK, LCDWR__MARK,
  317. LCDRD__MARK, DACK2_MARK, PORT217_LCD2RS_MARK, MSIOF0L_TSYNC_MARK, \
  318. VIO2_FIELD3_MARK, PORT217_LCD2DISP_MARK,
  319. LCDHSYN_MARK, LCDCS__MARK, LCDCS2__MARK, DACK3_MARK, \
  320. PORT218_VIO_CKOR_MARK,
  321. LCDDISP_MARK, LCDRS_MARK, PORT219_LCD2WR__MARK, DREQ3_MARK, \
  322. MSIOF0L_TSCK_MARK, VIO2_CLK3_MARK, LCD2DCK_2_MARK,
  323. LCDVSYN_MARK, LCDVSYN2_MARK,
  324. LCDLCLK_MARK, DREQ1_MARK, PORT221_LCD2CS__MARK, PWEN_MARK, \
  325. MSIOF0L_RXD_MARK, VIO2_HD3_MARK, PORT221_LCD2HSYN_MARK,
  326. LCDDON_MARK, LCDDON2_MARK, DACK1_MARK, OVCN_MARK, MSIOF0L_TXD_MARK, \
  327. VIO2_VD3_MARK, PORT222_LCD2VSYN_MARK,
  328. SCIFA1_TXD_MARK, OVCN2_MARK,
  329. EXTLP_MARK, SCIFA1_SCK_MARK, PORT226_VIO_CKO2_MARK,
  330. SCIFA1_RTS__MARK, IDIN_MARK,
  331. SCIFA1_RXD_MARK,
  332. SCIFA1_CTS__MARK, MFG1_IN1_MARK,
  333. MSIOF1_TXD_MARK, SCIFA2_TXD2_MARK,
  334. MSIOF1_TSYNC_MARK, SCIFA2_CTS2__MARK,
  335. MSIOF1_TSCK_MARK, SCIFA2_SCK2_MARK,
  336. MSIOF1_RXD_MARK, SCIFA2_RXD2_MARK,
  337. MSIOF1_RSCK_MARK, SCIFA2_RTS2__MARK, VIO2_CLK2_MARK, LCD2D20_MARK,
  338. MSIOF1_RSYNC_MARK, MFG1_IN2_MARK, VIO2_VD2_MARK, LCD2D21_MARK,
  339. MSIOF1_MCK0_MARK, PORT236_I2C_SDA2_MARK,
  340. MSIOF1_MCK1_MARK, PORT237_I2C_SCL2_MARK,
  341. MSIOF1_SS1_MARK, VIO2_FIELD2_MARK, LCD2D22_MARK,
  342. MSIOF1_SS2_MARK, VIO2_HD2_MARK, LCD2D23_MARK,
  343. SCIFA6_TXD_MARK,
  344. PORT241_IRDA_OUT_MARK, PORT241_IROUT_MARK, MFG4_OUT1_MARK, TPU4TO0_MARK,
  345. PORT242_IRDA_IN_MARK, MFG4_IN2_MARK,
  346. PORT243_IRDA_FIRSEL_MARK, PORT243_VIO_CKO2_MARK,
  347. PORT244_SCIFA5_CTS__MARK, MFG2_IN1_MARK, PORT244_SCIFB_CTS__MARK, \
  348. MSIOF2R_RXD_MARK,
  349. PORT245_SCIFA5_RTS__MARK, MFG2_IN2_MARK, PORT245_SCIFB_RTS__MARK, \
  350. MSIOF2R_TXD_MARK,
  351. PORT246_SCIFA5_RXD_MARK, MFG1_OUT1_MARK, PORT246_SCIFB_RXD_MARK, \
  352. TPU1TO0_MARK,
  353. PORT247_SCIFA5_TXD_MARK, MFG3_OUT2_MARK, PORT247_SCIFB_TXD_MARK, \
  354. TPU3TO1_MARK,
  355. PORT248_SCIFA5_SCK_MARK, MFG2_OUT1_MARK, PORT248_SCIFB_SCK_MARK, \
  356. TPU2TO0_MARK, PORT248_I2C_SCL3_MARK, MSIOF2R_TSCK_MARK,
  357. PORT249_IROUT_MARK, MFG4_IN1_MARK, PORT249_I2C_SDA3_MARK, \
  358. MSIOF2R_TSYNC_MARK,
  359. SDHICLK0_MARK,