123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163 |
- /*
- * arch/arm/include/asm/cacheflush.h
- *
- * Copyright (C) 1999-2002 Russell King
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #ifndef _ASMARM_CACHEFLUSH_H
- #define _ASMARM_CACHEFLUSH_H
- #include <linux/mm.h>
- #include <asm/glue-cache.h>
- #include <asm/shmparam.h>
- #include <asm/cachetype.h>
- #include <asm/outercache.h>
- #define CACHE_COLOUR(vaddr) ((vaddr & (SHMLBA - 1)) >> PAGE_SHIFT)
- /*
- * This flag is used to indicate that the page pointed to by a pte is clean
- * and does not require cleaning before returning it to the user.
- */
- #define PG_dcache_clean PG_arch_1
- /*
- * MM Cache Management
- * ===================
- *
- * The arch/arm/mm/cache-*.S and arch/arm/mm/proc-*.S files
- * implement these methods.
- *
- * Start addresses are inclusive and end addresses are exclusive;
- * start addresses should be rounded down, end addresses up.
- *
- * See Documentation/cachetlb.txt for more information.
- * Please note that the implementation of these, and the required
- * effects are cache-type (VIVT/VIPT/PIPT) specific.
- *
- * flush_icache_all()
- *
- * Unconditionally clean and invalidate the entire icache.
- * Currently only needed for cache-v6.S and cache-v7.S, see
- * __flush_icache_all for the generic implementation.
- *
- * flush_kern_all()
- *
- * Unconditionally clean and invalidate the entire cache.
- *
- * flush_kern_louis()
- *
- * Flush data cache levels up to the level of unification
- * inner shareable and invalidate the I-cache.
- * Only needed from v7 onwards, falls back to flush_cache_all()
- * for all other processor versions.
- *
- * flush_user_all()
- *
- * Clean and invalidate all user space cache entries
- * before a change of page tables.
- *
- * flush_user_range(start, end, flags)
- *
- * Clean and invalidate a range of cache entries in the
- * specified address space before a change of page tables.
- * - start - user start address (inclusive, page aligned)
- * - end - user end address (exclusive, page aligned)
- * - flags - vma->vm_flags field
- *
- * coherent_kern_range(start, end)
- *
- * Ensure coherency between the Icache and the Dcache in the
- * region described by start, end. If you have non-snooping
- * Harvard caches, you need to implement this function.
- * - start - virtual start address
- * - end - virtual end address
- *
- * coherent_user_range(start, end)
- *
- * Ensure coherency between the Icache and the Dcache in the
- * region described by start, end. If you have non-snooping
- * Harvard caches, you need to implement this function.
- * - start - virtual start address
- * - end - virtual end address
- *
- * flush_kern_dcache_area(kaddr, size)
- *
- * Ensure that the data held in page is written back.
- * - kaddr - page address
- * - size - region size
- *
- * DMA Cache Coherency
- * ===================
- *
- * dma_flush_range(start, end)
- *
- * Clean and invalidate the specified virtual address range.
- * - start - virtual start address
- * - end - virtual end address
- */
- struct cpu_cache_fns {
- void (*flush_icache_all)(void);
- void (*flush_kern_all)(void);
- void (*flush_kern_louis)(void);
- void (*flush_user_all)(void);
- void (*flush_user_range)(unsigned long, unsigned long, unsigned int);
- void (*coherent_kern_range)(unsigned long, unsigned long);
- int (*coherent_user_range)(unsigned long, unsigned long);
- void (*flush_kern_dcache_area)(void *, size_t);
- void (*dma_map_area)(const void *, size_t, int);
- void (*dma_unmap_area)(const void *, size_t, int);
- void (*dma_flush_range)(const void *, const void *);
- };
- /*
- * Select the calling method
- */
- #ifdef MULTI_CACHE
- extern struct cpu_cache_fns cpu_cache;
- #define __cpuc_flush_icache_all cpu_cache.flush_icache_all
- #define __cpuc_flush_kern_all cpu_cache.flush_kern_all
- #define __cpuc_flush_kern_louis cpu_cache.flush_kern_louis
- #define __cpuc_flush_user_all cpu_cache.flush_user_all
- #define __cpuc_flush_user_range cpu_cache.flush_user_range
- #define __cpuc_coherent_kern_range cpu_cache.coherent_kern_range
- #define __cpuc_coherent_user_range cpu_cache.coherent_user_range
- #define __cpuc_flush_dcache_area cpu_cache.flush_kern_dcache_area
- /*
- * These are private to the dma-mapping API. Do not use directly.
- * Their sole purpose is to ensure that data held in the cache
- * is visible to DMA, or data written by DMA to system memory is
- * visible to the CPU.
- */
- #define dmac_map_area cpu_cache.dma_map_area
- #define dmac_unmap_area cpu_cache.dma_unmap_area
- #define dmac_flush_range cpu_cache.dma_flush_range
- #else
- extern void __cpuc_flush_icache_all(void);
- extern void __cpuc_flush_kern_all(void);
- extern void __cpuc_flush_kern_louis(void);
- extern void __cpuc_flush_user_all(void);
- extern void __cpuc_flush_user_range(unsigned long, unsigned long, unsigned int);
- extern void __cpuc_coherent_kern_range(unsigned long, unsigned long);
- extern int __cpuc_coherent_user_range(unsigned long, unsigned long);
- extern void __cpuc_flush_dcache_area(void *, size_t);
- /*
- * These are private to the dma-mapping API. Do not use directly.
- * Their sole purpose is to ensure that data held in the cache
- * is visible to DMA, or data written by DMA to system memory is
- * visible to the CPU.
- */
|