| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332 | /* * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support * * Copyright (C) 2007 ARM Limited * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA */#include <linux/err.h>#include <linux/init.h>#include <linux/spinlock.h>#include <linux/io.h>#include <linux/of.h>#include <linux/of_address.h>#include <asm/cacheflush.h>#include <asm/hardware/cache-l2x0.h>#include "cache-aurora-l2.h"#define CACHE_LINE_SIZE		32static void __iomem *l2x0_base;static DEFINE_RAW_SPINLOCK(l2x0_lock);static u32 l2x0_way_mask;	/* Bitmask of active ways */static u32 l2x0_size;static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;/* Aurora don't have the cache ID register available, so we have to * pass it though the device tree */static u32  cache_id_part_number_from_dt;struct l2x0_regs l2x0_saved_regs;struct l2x0_of_data {	void (*setup)(const struct device_node *, u32 *, u32 *);	void (*save)(void);	struct outer_cache_fns outer_cache;};static bool of_init = false;static inline void cache_wait_way(void __iomem *reg, unsigned long mask){	/* wait for cache operation by line or way to complete */	while (readl_relaxed(reg) & mask)		cpu_relax();}#ifdef CONFIG_CACHE_PL310static inline void cache_wait(void __iomem *reg, unsigned long mask){	/* cache operations by line are atomic on PL310 */}#else#define cache_wait	cache_wait_way#endifstatic inline void cache_sync(void){	void __iomem *base = l2x0_base;	writel_relaxed(0, base + sync_reg_offset);	cache_wait(base + L2X0_CACHE_SYNC, 1);}static inline void l2x0_clean_line(unsigned long addr){	void __iomem *base = l2x0_base;	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);}static inline void l2x0_inv_line(unsigned long addr){	void __iomem *base = l2x0_base;	cache_wait(base + L2X0_INV_LINE_PA, 1);	writel_relaxed(addr, base + L2X0_INV_LINE_PA);}#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)static inline void debug_writel(unsigned long val){	if (outer_cache.set_debug)		outer_cache.set_debug(val);}static void pl310_set_debug(unsigned long val){	writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);}#else/* Optimised out for non-errata case */static inline void debug_writel(unsigned long val){}#define pl310_set_debug	NULL#endif#ifdef CONFIG_PL310_ERRATA_588369static inline void l2x0_flush_line(unsigned long addr){	void __iomem *base = l2x0_base;	/* Clean by PA followed by Invalidate by PA */	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);	cache_wait(base + L2X0_INV_LINE_PA, 1);	writel_relaxed(addr, base + L2X0_INV_LINE_PA);}#elsestatic inline void l2x0_flush_line(unsigned long addr){	void __iomem *base = l2x0_base;	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);	writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);}#endifstatic void l2x0_cache_sync(void){	unsigned long flags;	raw_spin_lock_irqsave(&l2x0_lock, flags);	cache_sync();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void __l2x0_flush_all(void){	debug_writel(0x03);	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);	cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);	cache_sync();	debug_writel(0x00);}static void l2x0_flush_all(void){	unsigned long flags;	/* clean all ways */	raw_spin_lock_irqsave(&l2x0_lock, flags);	__l2x0_flush_all();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void l2x0_clean_all(void){	unsigned long flags;	/* clean all ways */	raw_spin_lock_irqsave(&l2x0_lock, flags);	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);	cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);	cache_sync();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void l2x0_inv_all(void){	unsigned long flags;	/* invalidate all ways */	raw_spin_lock_irqsave(&l2x0_lock, flags);	/* Invalidating when L2 is enabled is a nono */	BUG_ON(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN);	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);	cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);	cache_sync();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void l2x0_inv_range(unsigned long start, unsigned long end){	void __iomem *base = l2x0_base;	unsigned long flags;	raw_spin_lock_irqsave(&l2x0_lock, flags);	if (start & (CACHE_LINE_SIZE - 1)) {		start &= ~(CACHE_LINE_SIZE - 1);		debug_writel(0x03);		l2x0_flush_line(start);		debug_writel(0x00);		start += CACHE_LINE_SIZE;	}	if (end & (CACHE_LINE_SIZE - 1)) {		end &= ~(CACHE_LINE_SIZE - 1);		debug_writel(0x03);		l2x0_flush_line(end);		debug_writel(0x00);	}	while (start < end) {		unsigned long blk_end = start + min(end - start, 4096UL);		while (start < blk_end) {			l2x0_inv_line(start);			start += CACHE_LINE_SIZE;		}		if (blk_end < end) {			raw_spin_unlock_irqrestore(&l2x0_lock, flags);			raw_spin_lock_irqsave(&l2x0_lock, flags);		}	}	cache_wait(base + L2X0_INV_LINE_PA, 1);	cache_sync();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void l2x0_clean_range(unsigned long start, unsigned long end){	void __iomem *base = l2x0_base;	unsigned long flags;	if ((end - start) >= l2x0_size) {		l2x0_clean_all();		return;	}	raw_spin_lock_irqsave(&l2x0_lock, flags);	start &= ~(CACHE_LINE_SIZE - 1);	while (start < end) {		unsigned long blk_end = start + min(end - start, 4096UL);		while (start < blk_end) {			l2x0_clean_line(start);			start += CACHE_LINE_SIZE;		}		if (blk_end < end) {			raw_spin_unlock_irqrestore(&l2x0_lock, flags);			raw_spin_lock_irqsave(&l2x0_lock, flags);		}	}	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);	cache_sync();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void l2x0_flush_range(unsigned long start, unsigned long end){	void __iomem *base = l2x0_base;	unsigned long flags;	if ((end - start) >= l2x0_size) {		l2x0_flush_all();		return;	}	raw_spin_lock_irqsave(&l2x0_lock, flags);	start &= ~(CACHE_LINE_SIZE - 1);	while (start < end) {		unsigned long blk_end = start + min(end - start, 4096UL);		debug_writel(0x03);		while (start < blk_end) {			l2x0_flush_line(start);			start += CACHE_LINE_SIZE;		}		debug_writel(0x00);		if (blk_end < end) {			raw_spin_unlock_irqrestore(&l2x0_lock, flags);			raw_spin_lock_irqsave(&l2x0_lock, flags);		}	}	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);	cache_sync();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void l2x0_disable(void){	unsigned long flags;	raw_spin_lock_irqsave(&l2x0_lock, flags);	__l2x0_flush_all();	writel_relaxed(0, l2x0_base + L2X0_CTRL);	dsb();	raw_spin_unlock_irqrestore(&l2x0_lock, flags);}static void l2x0_unlock(u32 cache_id){	int lockregs;	int i;	switch (cache_id) {	case L2X0_CACHE_ID_PART_L310:		lockregs = 8;		break;	case AURORA_CACHE_ID:		lockregs = 4;		break;	default:		/* L210 and unknown types */		lockregs = 1;		break;	}	for (i = 0; i < lockregs; i++) {		writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +			       i * L2X0_LOCKDOWN_STRIDE);		writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +			       i * L2X0_LOCKDOWN_STRIDE);	}}void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask){	u32 aux;	u32 cache_id;	u32 way_size = 0;	int ways;	int way_size_shift = L2X0_WAY_SIZE_SHIFT;	const char *type;	l2x0_base = base;
 |