| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877 | 
							- /*
 
-  * OMAP2430 clock data
 
-  *
 
-  * Copyright (C) 2005-2009, 2012 Texas Instruments, Inc.
 
-  * Copyright (C) 2004-2011 Nokia Corporation
 
-  *
 
-  * Contacts:
 
-  * Richard Woodruff <r-woodruff2@ti.com>
 
-  * Paul Walmsley
 
-  *
 
-  * This program is free software; you can redistribute it and/or modify
 
-  * it under the terms of the GNU General Public License version 2 as
 
-  * published by the Free Software Foundation.
 
-  */
 
- #include <linux/kernel.h>
 
- #include <linux/clk.h>
 
- #include <linux/clk-private.h>
 
- #include <linux/list.h>
 
- #include "soc.h"
 
- #include "iomap.h"
 
- #include "clock.h"
 
- #include "clock2xxx.h"
 
- #include "opp2xxx.h"
 
- #include "cm2xxx.h"
 
- #include "prm2xxx.h"
 
- #include "prm-regbits-24xx.h"
 
- #include "cm-regbits-24xx.h"
 
- #include "sdrc.h"
 
- #include "control.h"
 
- #define OMAP_CM_REGADDR			OMAP2430_CM_REGADDR
 
- /*
 
-  * 2430 clock tree.
 
-  *
 
-  * NOTE:In many cases here we are assigning a 'default' parent. In
 
-  *	many cases the parent is selectable. The set parent calls will
 
-  *	also switch sources.
 
-  *
 
-  *	Several sources are given initial rates which may be wrong, this will
 
-  *	be fixed up in the init func.
 
-  *
 
-  *	Things are broadly separated below by clock domains. It is
 
-  *	noteworthy that most peripherals have dependencies on multiple clock
 
-  *	domains. Many get their interface clocks from the L4 domain, but get
 
-  *	functional clocks from fixed sources or other core domain derived
 
-  *	clocks.
 
-  */
 
- DEFINE_CLK_FIXED_RATE(alt_ck, CLK_IS_ROOT, 54000000, 0x0);
 
- DEFINE_CLK_FIXED_RATE(func_32k_ck, CLK_IS_ROOT, 32768, 0x0);
 
- DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);
 
- static struct clk osc_ck;
 
- static const struct clk_ops osc_ck_ops = {
 
- 	.enable		= &omap2_enable_osc_ck,
 
- 	.disable	= omap2_disable_osc_ck,
 
- 	.recalc_rate	= &omap2_osc_clk_recalc,
 
- };
 
- static struct clk_hw_omap osc_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &osc_ck,
 
- 	},
 
- };
 
- static struct clk osc_ck = {
 
- 	.name	= "osc_ck",
 
- 	.ops	= &osc_ck_ops,
 
- 	.hw	= &osc_ck_hw.hw,
 
- 	.flags	= CLK_IS_ROOT,
 
- };
 
- DEFINE_CLK_FIXED_RATE(secure_32k_ck, CLK_IS_ROOT, 32768, 0x0);
 
- static struct clk sys_ck;
 
- static const char *sys_ck_parent_names[] = {
 
- 	"osc_ck",
 
- };
 
- static const struct clk_ops sys_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.recalc_rate	= &omap2xxx_sys_clk_recalc,
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(sys_ck, "wkup_clkdm");
 
- DEFINE_STRUCT_CLK(sys_ck, sys_ck_parent_names, sys_ck_ops);
 
- static struct dpll_data dpll_dd = {
 
- 	.mult_div1_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
 
- 	.mult_mask	= OMAP24XX_DPLL_MULT_MASK,
 
- 	.div1_mask	= OMAP24XX_DPLL_DIV_MASK,
 
- 	.clk_bypass	= &sys_ck,
 
- 	.clk_ref	= &sys_ck,
 
- 	.control_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_mask	= OMAP24XX_EN_DPLL_MASK,
 
- 	.max_multiplier	= 1023,
 
- 	.min_divider	= 1,
 
- 	.max_divider	= 16,
 
- };
 
- static struct clk dpll_ck;
 
- static const char *dpll_ck_parent_names[] = {
 
- 	"sys_ck",
 
- };
 
- static const struct clk_ops dpll_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.get_parent	= &omap2_init_dpll_parent,
 
- 	.recalc_rate	= &omap2_dpllcore_recalc,
 
- 	.round_rate	= &omap2_dpll_round_rate,
 
- 	.set_rate	= &omap2_reprogram_dpllcore,
 
- };
 
- static struct clk_hw_omap dpll_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &dpll_ck,
 
- 	},
 
- 	.ops		= &clkhwops_omap2xxx_dpll,
 
- 	.dpll_data	= &dpll_dd,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dpll_ck, dpll_ck_parent_names, dpll_ck_ops);
 
- static struct clk core_ck;
 
- static const char *core_ck_parent_names[] = {
 
- 	"dpll_ck",
 
- };
 
- static const struct clk_ops core_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(core_ck, "wkup_clkdm");
 
- DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);
 
- DEFINE_CLK_DIVIDER(core_l3_ck, "core_ck", &core_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
 
- 		   OMAP24XX_CLKSEL_L3_SHIFT, OMAP24XX_CLKSEL_L3_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- DEFINE_CLK_DIVIDER(l4_ck, "core_l3_ck", &core_l3_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
 
- 		   OMAP24XX_CLKSEL_L4_SHIFT, OMAP24XX_CLKSEL_L4_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk aes_ick;
 
- static const char *aes_ick_parent_names[] = {
 
- 	"l4_ck",
 
- };
 
- static const struct clk_ops aes_ick_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- };
 
- static struct clk_hw_omap aes_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &aes_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
 
- 	.enable_bit	= OMAP24XX_EN_AES_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(aes_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk apll54_ck;
 
- static const struct clk_ops apll54_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_clk_apll54_enable,
 
- 	.disable	= &omap2_clk_apll54_disable,
 
- 	.recalc_rate	= &omap2_clk_apll54_recalc,
 
- };
 
- static struct clk_hw_omap apll54_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &apll54_ck,
 
- 	},
 
- 	.ops		= &clkhwops_apll54,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_54M_PLL_SHIFT,
 
- 	.flags		= ENABLE_ON_INIT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(apll54_ck, dpll_ck_parent_names, apll54_ck_ops);
 
- static struct clk apll96_ck;
 
- static const struct clk_ops apll96_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_clk_apll96_enable,
 
- 	.disable	= &omap2_clk_apll96_disable,
 
- 	.recalc_rate	= &omap2_clk_apll96_recalc,
 
- };
 
- static struct clk_hw_omap apll96_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &apll96_ck,
 
- 	},
 
- 	.ops		= &clkhwops_apll96,
 
- 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_96M_PLL_SHIFT,
 
- 	.flags		= ENABLE_ON_INIT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(apll96_ck, dpll_ck_parent_names, apll96_ck_ops);
 
- static const char *func_96m_ck_parent_names[] = {
 
- 	"apll96_ck", "alt_ck",
 
- };
 
- DEFINE_CLK_MUX(func_96m_ck, func_96m_ck_parent_names, NULL, 0x0,
 
- 	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP2430_96M_SOURCE_SHIFT,
 
- 	       OMAP2430_96M_SOURCE_WIDTH, 0x0, NULL);
 
- static struct clk cam_fck;
 
- static const char *cam_fck_parent_names[] = {
 
- 	"func_96m_ck",
 
- };
 
- static struct clk_hw_omap cam_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &cam_fck,
 
- 	},
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(cam_fck, cam_fck_parent_names, aes_ick_ops);
 
- static struct clk cam_ick;
 
- static struct clk_hw_omap cam_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &cam_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(cam_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk des_ick;
 
- static struct clk_hw_omap des_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &des_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
 
- 	.enable_bit	= OMAP24XX_EN_DES_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(des_ick, aes_ick_parent_names, aes_ick_ops);
 
- static const struct clksel_rate dsp_fck_core_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
 
- 	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },
 
- 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel dsp_fck_clksel[] = {
 
- 	{ .parent = &core_ck, .rates = dsp_fck_core_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *dsp_fck_parent_names[] = {
 
- 	"core_ck",
 
- };
 
- static struct clk dsp_fck;
 
- static const struct clk_ops dsp_fck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- 	.recalc_rate	= &omap2_clksel_recalc,
 
- 	.set_rate	= &omap2_clksel_set_rate,
 
- 	.round_rate	= &omap2_clksel_round_rate,
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(dsp_fck, "dsp_clkdm", dsp_fck_clksel,
 
- 			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
 
- 			 OMAP24XX_CLKSEL_DSP_MASK,
 
- 			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
 
- 			 OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, &clkhwops_wait,
 
- 			 dsp_fck_parent_names, dsp_fck_ops);
 
- static const struct clksel_rate dss1_fck_sys_rates[] = {
 
- 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate dss1_fck_core_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
 
- 	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },
 
- 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
 
- 	{ .div = 5, .val = 5, .flags = RATE_IN_24XX },
 
- 	{ .div = 6, .val = 6, .flags = RATE_IN_24XX },
 
- 	{ .div = 8, .val = 8, .flags = RATE_IN_24XX },
 
- 	{ .div = 9, .val = 9, .flags = RATE_IN_24XX },
 
- 	{ .div = 12, .val = 12, .flags = RATE_IN_24XX },
 
- 	{ .div = 16, .val = 16, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel dss1_fck_clksel[] = {
 
- 	{ .parent = &sys_ck, .rates = dss1_fck_sys_rates },
 
- 	{ .parent = &core_ck, .rates = dss1_fck_core_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *dss1_fck_parent_names[] = {
 
- 	"sys_ck", "core_ck",
 
- };
 
- static const struct clk_ops dss1_fck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- 	.recalc_rate	= &omap2_clksel_recalc,
 
- 	.get_parent	= &omap2_clksel_find_parent_index,
 
- 	.set_parent	= &omap2_clksel_set_parent,
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(dss1_fck, "dss_clkdm", dss1_fck_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
 
- 			 OMAP24XX_CLKSEL_DSS1_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_DSS1_SHIFT, NULL,
 
- 			 dss1_fck_parent_names, dss1_fck_ops);
 
- static const struct clksel_rate dss2_fck_sys_rates[] = {
 
- 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate dss2_fck_48m_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate func_48m_apll96_rates[] = {
 
- 	{ .div = 2, .val = 0, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate func_48m_alt_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel func_48m_clksel[] = {
 
- 	{ .parent = &apll96_ck, .rates = func_48m_apll96_rates },
 
- 	{ .parent = &alt_ck, .rates = func_48m_alt_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *func_48m_ck_parent_names[] = {
 
- 	"apll96_ck", "alt_ck",
 
- };
 
- static struct clk func_48m_ck;
 
- static const struct clk_ops func_48m_ck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.recalc_rate	= &omap2_clksel_recalc,
 
- 	.set_rate	= &omap2_clksel_set_rate,
 
- 	.round_rate	= &omap2_clksel_round_rate,
 
- 	.get_parent	= &omap2_clksel_find_parent_index,
 
- 	.set_parent	= &omap2_clksel_set_parent,
 
- };
 
- static struct clk_hw_omap func_48m_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &func_48m_ck,
 
- 	},
 
- 	.clksel		= func_48m_clksel,
 
- 	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
 
- 	.clksel_mask	= OMAP24XX_48M_SOURCE_MASK,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(func_48m_ck, func_48m_ck_parent_names, func_48m_ck_ops);
 
- static const struct clksel dss2_fck_clksel[] = {
 
- 	{ .parent = &sys_ck, .rates = dss2_fck_sys_rates },
 
- 	{ .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *dss2_fck_parent_names[] = {
 
- 	"sys_ck", "func_48m_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(dss2_fck, "dss_clkdm", dss2_fck_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
 
- 			 OMAP24XX_CLKSEL_DSS2_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_DSS2_SHIFT, NULL,
 
- 			 dss2_fck_parent_names, dss1_fck_ops);
 
- static const char *func_54m_ck_parent_names[] = {
 
- 	"apll54_ck", "alt_ck",
 
- };
 
- DEFINE_CLK_MUX(func_54m_ck, func_54m_ck_parent_names, NULL, 0x0,
 
- 	       OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
 
- 	       OMAP24XX_54M_SOURCE_SHIFT, OMAP24XX_54M_SOURCE_WIDTH, 0x0, NULL);
 
- static struct clk dss_54m_fck;
 
- static const char *dss_54m_fck_parent_names[] = {
 
- 	"func_54m_ck",
 
- };
 
- static struct clk_hw_omap dss_54m_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &dss_54m_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_TV_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss_54m_fck, dss_54m_fck_parent_names, aes_ick_ops);
 
- static struct clk dss_ick;
 
- static struct clk_hw_omap dss_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &dss_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_DSS1_SHIFT,
 
- 	.clkdm_name	= "dss_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(dss_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk emul_ck;
 
- static struct clk_hw_omap emul_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &emul_ck,
 
- 	},
 
- 	.enable_reg	= OMAP2430_PRCM_CLKEMUL_CTRL,
 
- 	.enable_bit	= OMAP24XX_EMULATION_EN_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(emul_ck, dss_54m_fck_parent_names, aes_ick_ops);
 
- DEFINE_CLK_FIXED_FACTOR(func_12m_ck, "func_48m_ck", &func_48m_ck, 0x0, 1, 4);
 
- static struct clk fac_fck;
 
- static const char *fac_fck_parent_names[] = {
 
- 	"func_12m_ck",
 
- };
 
- static struct clk_hw_omap fac_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &fac_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(fac_fck, fac_fck_parent_names, aes_ick_ops);
 
- static struct clk fac_ick;
 
- static struct clk_hw_omap fac_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &fac_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(fac_ick, aes_ick_parent_names, aes_ick_ops);
 
- static const struct clksel gfx_fck_clksel[] = {
 
- 	{ .parent = &core_l3_ck, .rates = gfx_l3_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *gfx_2d_fck_parent_names[] = {
 
- 	"core_l3_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(gfx_2d_fck, "gfx_clkdm", gfx_fck_clksel,
 
- 			 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
 
- 			 OMAP_CLKSEL_GFX_MASK,
 
- 			 OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
 
- 			 OMAP24XX_EN_2D_SHIFT, &clkhwops_wait,
 
- 			 gfx_2d_fck_parent_names, dsp_fck_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gfx_3d_fck, "gfx_clkdm", gfx_fck_clksel,
 
- 			 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
 
- 			 OMAP_CLKSEL_GFX_MASK,
 
- 			 OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
 
- 			 OMAP24XX_EN_3D_SHIFT, &clkhwops_wait,
 
- 			 gfx_2d_fck_parent_names, dsp_fck_ops);
 
- static struct clk gfx_ick;
 
- static const char *gfx_ick_parent_names[] = {
 
- 	"core_l3_ck",
 
- };
 
- static struct clk_hw_omap gfx_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gfx_ick,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP_EN_GFX_SHIFT,
 
- 	.clkdm_name	= "gfx_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gfx_ick, gfx_ick_parent_names, aes_ick_ops);
 
- static struct clk gpio5_fck;
 
- static const char *gpio5_fck_parent_names[] = {
 
- 	"func_32k_ck",
 
- };
 
- static struct clk_hw_omap gpio5_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio5_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio5_fck, gpio5_fck_parent_names, aes_ick_ops);
 
- static struct clk gpio5_ick;
 
- static struct clk_hw_omap gpio5_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpio5_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpio5_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk gpios_fck;
 
- static struct clk_hw_omap gpios_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpios_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpios_fck, gpio5_fck_parent_names, aes_ick_ops);
 
- static struct clk wu_l4_ick;
 
- DEFINE_STRUCT_CLK_HW_OMAP(wu_l4_ick, "wkup_clkdm");
 
- DEFINE_STRUCT_CLK(wu_l4_ick, dpll_ck_parent_names, core_ck_ops);
 
- static struct clk gpios_ick;
 
- static const char *gpios_ick_parent_names[] = {
 
- 	"wu_l4_ick",
 
- };
 
- static struct clk_hw_omap gpios_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpios_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpios_ick, gpios_ick_parent_names, aes_ick_ops);
 
- static struct clk gpmc_fck;
 
- static struct clk_hw_omap gpmc_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &gpmc_fck,
 
- 	},
 
- 	.ops		= &clkhwops_iclk,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
 
- 	.enable_bit	= OMAP24XX_AUTO_GPMC_SHIFT,
 
- 	.flags		= ENABLE_ON_INIT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpmc_fck, gfx_ick_parent_names, core_ck_ops);
 
- static const struct clksel_rate gpt_alt_rates[] = {
 
- 	{ .div = 1, .val = 2, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel omap24xx_gpt_clksel[] = {
 
- 	{ .parent = &func_32k_ck, .rates = gpt_32k_rates },
 
- 	{ .parent = &sys_ck, .rates = gpt_sys_rates },
 
- 	{ .parent = &alt_ck, .rates = gpt_alt_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *gpt10_fck_parent_names[] = {
 
- 	"func_32k_ck", "sys_ck", "alt_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT10_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT10_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt10_ick;
 
- static struct clk_hw_omap gpt10_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt10_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT10_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt10_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT11_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT11_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt11_ick;
 
- static struct clk_hw_omap gpt11_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt11_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT11_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt11_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt12_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT12_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT12_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt12_ick;
 
- static struct clk_hw_omap gpt12_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt12_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT12_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt12_ick, aes_ick_parent_names, aes_ick_ops);
 
- static const struct clk_ops gpt1_fck_ops = {
 
- 	.init		= &omap2_init_clk_clkdm,
 
- 	.enable		= &omap2_dflt_clk_enable,
 
- 	.disable	= &omap2_dflt_clk_disable,
 
- 	.is_enabled	= &omap2_dflt_clk_is_enabled,
 
- 	.recalc_rate	= &omap2_clksel_recalc,
 
- 	.set_rate	= &omap2_clksel_set_rate,
 
- 	.round_rate	= &omap2_clksel_round_rate,
 
- 	.get_parent	= &omap2_clksel_find_parent_index,
 
- 	.set_parent	= &omap2_clksel_set_parent,
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
 
- 			 OMAP24XX_CLKSEL_GPT1_MASK,
 
- 			 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
 
- 			 OMAP24XX_EN_GPT1_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, gpt1_fck_ops);
 
- static struct clk gpt1_ick;
 
- static struct clk_hw_omap gpt1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_GPT1_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt1_ick, gpios_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT2_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT2_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt2_ick;
 
- static struct clk_hw_omap gpt2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt2_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT3_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT3_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt3_ick;
 
- static struct clk_hw_omap gpt3_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt3_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT3_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt3_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT4_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT4_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt4_ick;
 
- static struct clk_hw_omap gpt4_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt4_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT4_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt4_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT5_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT5_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt5_ick;
 
- static struct clk_hw_omap gpt5_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt5_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT5_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt5_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT6_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT6_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt6_ick;
 
- static struct clk_hw_omap gpt6_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt6_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT6_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt6_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT7_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT7_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt7_ick;
 
- static struct clk_hw_omap gpt7_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt7_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT7_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt7_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk gpt8_fck;
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT8_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT8_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt8_ick;
 
- static struct clk_hw_omap gpt8_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt8_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT8_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt8_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "core_l4_clkdm", omap24xx_gpt_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
 
- 			 OMAP24XX_CLKSEL_GPT9_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_GPT9_SHIFT, &clkhwops_wait,
 
- 			 gpt10_fck_parent_names, dss1_fck_ops);
 
- static struct clk gpt9_ick;
 
- static struct clk_hw_omap gpt9_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &gpt9_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_GPT9_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(gpt9_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk hdq_fck;
 
- static struct clk_hw_omap hdq_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &hdq_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(hdq_fck, fac_fck_parent_names, aes_ick_ops);
 
- static struct clk hdq_ick;
 
- static struct clk_hw_omap hdq_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &hdq_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(hdq_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk i2c1_ick;
 
- static struct clk_hw_omap i2c1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &i2c1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP2420_EN_I2C1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(i2c1_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk i2c2_ick;
 
- static struct clk_hw_omap i2c2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &i2c2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP2420_EN_I2C2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(i2c2_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk i2chs1_fck;
 
- static struct clk_hw_omap i2chs1_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &i2chs1_fck,
 
- 	},
 
- 	.ops		= &clkhwops_omap2430_i2chs_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_I2CHS1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(i2chs1_fck, cam_fck_parent_names, aes_ick_ops);
 
- static struct clk i2chs2_fck;
 
- static struct clk_hw_omap i2chs2_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &i2chs2_fck,
 
- 	},
 
- 	.ops		= &clkhwops_omap2430_i2chs_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_I2CHS2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(i2chs2_fck, cam_fck_parent_names, aes_ick_ops);
 
- static struct clk icr_ick;
 
- static struct clk_hw_omap icr_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &icr_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP2430_EN_ICR_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(icr_ick, gpios_ick_parent_names, aes_ick_ops);
 
- static const struct clksel dsp_ick_clksel[] = {
 
- 	{ .parent = &dsp_fck, .rates = dsp_ick_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *iva2_1_ick_parent_names[] = {
 
- 	"dsp_fck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(iva2_1_ick, "dsp_clkdm", dsp_ick_clksel,
 
- 			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
 
- 			 OMAP24XX_CLKSEL_DSP_IF_MASK,
 
- 			 OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
 
- 			 OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, &clkhwops_wait,
 
- 			 iva2_1_ick_parent_names, dsp_fck_ops);
 
- static struct clk mailboxes_ick;
 
- static struct clk_hw_omap mailboxes_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mailboxes_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MAILBOXES_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mailboxes_ick, aes_ick_parent_names, aes_ick_ops);
 
- static const struct clksel_rate common_mcbsp_96m_rates[] = {
 
- 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel mcbsp_fck_clksel[] = {
 
- 	{ .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
 
- 	{ .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *mcbsp1_fck_parent_names[] = {
 
- 	"func_96m_ck", "mcbsp_clks",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_fck_clksel,
 
- 			 OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
 
- 			 OMAP2_MCBSP1_CLKS_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_MCBSP1_SHIFT, &clkhwops_wait,
 
- 			 mcbsp1_fck_parent_names, dss1_fck_ops);
 
- static struct clk mcbsp1_ick;
 
- static struct clk_hw_omap mcbsp1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcbsp1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MCBSP1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcbsp1_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "core_l4_clkdm", mcbsp_fck_clksel,
 
- 			 OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
 
- 			 OMAP2_MCBSP2_CLKS_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 			 OMAP24XX_EN_MCBSP2_SHIFT, &clkhwops_wait,
 
- 			 mcbsp1_fck_parent_names, dss1_fck_ops);
 
- static struct clk mcbsp2_ick;
 
- static struct clk_hw_omap mcbsp2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcbsp2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MCBSP2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcbsp2_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "core_l4_clkdm", mcbsp_fck_clksel,
 
- 			 OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
 
- 			 OMAP2_MCBSP3_CLKS_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 			 OMAP2430_EN_MCBSP3_SHIFT, &clkhwops_wait,
 
- 			 mcbsp1_fck_parent_names, dss1_fck_ops);
 
- static struct clk mcbsp3_ick;
 
- static struct clk_hw_omap mcbsp3_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcbsp3_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MCBSP3_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcbsp3_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "core_l4_clkdm", mcbsp_fck_clksel,
 
- 			 OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
 
- 			 OMAP2_MCBSP4_CLKS_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 			 OMAP2430_EN_MCBSP4_SHIFT, &clkhwops_wait,
 
- 			 mcbsp1_fck_parent_names, dss1_fck_ops);
 
- static struct clk mcbsp4_ick;
 
- static struct clk_hw_omap mcbsp4_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcbsp4_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MCBSP4_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcbsp4_ick, aes_ick_parent_names, aes_ick_ops);
 
- DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_fck_clksel,
 
- 			 OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
 
- 			 OMAP2_MCBSP5_CLKS_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 			 OMAP2430_EN_MCBSP5_SHIFT, &clkhwops_wait,
 
- 			 mcbsp1_fck_parent_names, dss1_fck_ops);
 
- static struct clk mcbsp5_ick;
 
- static struct clk_hw_omap mcbsp5_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcbsp5_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MCBSP5_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcbsp5_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk mcspi1_fck;
 
- static const char *mcspi1_fck_parent_names[] = {
 
- 	"func_48m_ck",
 
- };
 
- static struct clk_hw_omap mcspi1_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mcspi1_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcspi1_fck, mcspi1_fck_parent_names, aes_ick_ops);
 
- static struct clk mcspi1_ick;
 
- static struct clk_hw_omap mcspi1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcspi1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcspi1_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk mcspi2_fck;
 
- static struct clk_hw_omap mcspi2_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mcspi2_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcspi2_fck, mcspi1_fck_parent_names, aes_ick_ops);
 
- static struct clk mcspi2_ick;
 
- static struct clk_hw_omap mcspi2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcspi2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcspi2_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk mcspi3_fck;
 
- static struct clk_hw_omap mcspi3_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mcspi3_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcspi3_fck, mcspi1_fck_parent_names, aes_ick_ops);
 
- static struct clk mcspi3_ick;
 
- static struct clk_hw_omap mcspi3_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mcspi3_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mcspi3_ick, aes_ick_parent_names, aes_ick_ops);
 
- static const struct clksel_rate mdm_ick_core_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_243X },
 
- 	{ .div = 4, .val = 4, .flags = RATE_IN_243X },
 
- 	{ .div = 6, .val = 6, .flags = RATE_IN_243X },
 
- 	{ .div = 9, .val = 9, .flags = RATE_IN_243X },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel mdm_ick_clksel[] = {
 
- 	{ .parent = &core_ck, .rates = mdm_ick_core_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *mdm_ick_parent_names[] = {
 
- 	"core_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(mdm_ick, "mdm_clkdm", mdm_ick_clksel,
 
- 			 OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
 
- 			 OMAP2430_CLKSEL_MDM_MASK,
 
- 			 OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
 
- 			 OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
 
- 			 &clkhwops_iclk_wait, mdm_ick_parent_names,
 
- 			 dsp_fck_ops);
 
- static struct clk mdm_intc_ick;
 
- static struct clk_hw_omap mdm_intc_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mdm_intc_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MDM_INTC_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mdm_intc_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk mdm_osc_ck;
 
- static struct clk_hw_omap mdm_osc_ck_hw = {
 
- 	.hw = {
 
- 		.clk = &mdm_osc_ck,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP2430_EN_OSC_SHIFT,
 
- 	.clkdm_name	= "mdm_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mdm_osc_ck, sys_ck_parent_names, aes_ick_ops);
 
- static struct clk mmchs1_fck;
 
- static struct clk_hw_omap mmchs1_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mmchs1_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mmchs1_fck, cam_fck_parent_names, aes_ick_ops);
 
- static struct clk mmchs1_ick;
 
- static struct clk_hw_omap mmchs1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mmchs1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mmchs1_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk mmchs2_fck;
 
- static struct clk_hw_omap mmchs2_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mmchs2_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mmchs2_fck, cam_fck_parent_names, aes_ick_ops);
 
- static struct clk mmchs2_ick;
 
- static struct clk_hw_omap mmchs2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mmchs2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mmchs2_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk mmchsdb1_fck;
 
- static struct clk_hw_omap mmchsdb1_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mmchsdb1_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MMCHSDB1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mmchsdb1_fck, gpio5_fck_parent_names, aes_ick_ops);
 
- static struct clk mmchsdb2_fck;
 
- static struct clk_hw_omap mmchsdb2_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mmchsdb2_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_MMCHSDB2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mmchsdb2_fck, gpio5_fck_parent_names, aes_ick_ops);
 
- DEFINE_CLK_DIVIDER(mpu_ck, "core_ck", &core_ck, 0x0,
 
- 		   OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
 
- 		   OMAP24XX_CLKSEL_MPU_SHIFT, OMAP24XX_CLKSEL_MPU_WIDTH,
 
- 		   CLK_DIVIDER_ONE_BASED, NULL);
 
- static struct clk mpu_wdt_fck;
 
- static struct clk_hw_omap mpu_wdt_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mpu_wdt_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mpu_wdt_fck, gpio5_fck_parent_names, aes_ick_ops);
 
- static struct clk mpu_wdt_ick;
 
- static struct clk_hw_omap mpu_wdt_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mpu_wdt_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mpu_wdt_ick, gpios_ick_parent_names, aes_ick_ops);
 
- static struct clk mspro_fck;
 
- static struct clk_hw_omap mspro_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &mspro_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mspro_fck, cam_fck_parent_names, aes_ick_ops);
 
- static struct clk mspro_ick;
 
- static struct clk_hw_omap mspro_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &mspro_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(mspro_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk omapctrl_ick;
 
- static struct clk_hw_omap omapctrl_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &omapctrl_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_OMAPCTRL_SHIFT,
 
- 	.flags		= ENABLE_ON_INIT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(omapctrl_ick, gpios_ick_parent_names, aes_ick_ops);
 
- static struct clk pka_ick;
 
- static struct clk_hw_omap pka_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &pka_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
 
- 	.enable_bit	= OMAP24XX_EN_PKA_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(pka_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk rng_ick;
 
- static struct clk_hw_omap rng_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &rng_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
 
- 	.enable_bit	= OMAP24XX_EN_RNG_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(rng_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk sdma_fck;
 
- DEFINE_STRUCT_CLK_HW_OMAP(sdma_fck, "core_l3_clkdm");
 
- DEFINE_STRUCT_CLK(sdma_fck, gfx_ick_parent_names, core_ck_ops);
 
- static struct clk sdma_ick;
 
- static struct clk_hw_omap sdma_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &sdma_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
 
- 	.enable_bit	= OMAP24XX_AUTO_SDMA_SHIFT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(sdma_ick, gfx_ick_parent_names, core_ck_ops);
 
- static struct clk sdrc_ick;
 
- static struct clk_hw_omap sdrc_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &sdrc_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
 
- 	.enable_bit	= OMAP2430_EN_SDRC_SHIFT,
 
- 	.flags		= ENABLE_ON_INIT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(sdrc_ick, gfx_ick_parent_names, core_ck_ops);
 
- static struct clk sha_ick;
 
- static struct clk_hw_omap sha_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &sha_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
 
- 	.enable_bit	= OMAP24XX_EN_SHA_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(sha_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk ssi_l4_ick;
 
- static struct clk_hw_omap ssi_l4_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &ssi_l4_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP24XX_EN_SSI_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(ssi_l4_ick, aes_ick_parent_names, aes_ick_ops);
 
- static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
 
- 	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },
 
- 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
 
- 	{ .div = 5, .val = 5, .flags = RATE_IN_243X },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel ssi_ssr_sst_fck_clksel[] = {
 
- 	{ .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *ssi_ssr_sst_fck_parent_names[] = {
 
- 	"core_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_sst_fck, "core_l3_clkdm",
 
- 			 ssi_ssr_sst_fck_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
 
- 			 OMAP24XX_CLKSEL_SSI_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 			 OMAP24XX_EN_SSI_SHIFT, &clkhwops_wait,
 
- 			 ssi_ssr_sst_fck_parent_names, dsp_fck_ops);
 
- static struct clk sync_32k_ick;
 
- static struct clk_hw_omap sync_32k_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &sync_32k_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_32KSYNC_SHIFT,
 
- 	.flags		= ENABLE_ON_INIT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(sync_32k_ick, gpios_ick_parent_names, aes_ick_ops);
 
- static const struct clksel_rate common_clkout_src_core_rates[] = {
 
- 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate common_clkout_src_sys_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate common_clkout_src_96m_rates[] = {
 
- 	{ .div = 1, .val = 2, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel_rate common_clkout_src_54m_rates[] = {
 
- 	{ .div = 1, .val = 3, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel common_clkout_src_clksel[] = {
 
- 	{ .parent = &core_ck, .rates = common_clkout_src_core_rates },
 
- 	{ .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
 
- 	{ .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
 
- 	{ .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *sys_clkout_src_parent_names[] = {
 
- 	"core_ck", "sys_ck", "func_96m_ck", "func_54m_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(sys_clkout_src, "wkup_clkdm", common_clkout_src_clksel,
 
- 			 OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_SOURCE_MASK,
 
- 			 OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_EN_SHIFT,
 
- 			 NULL, sys_clkout_src_parent_names, gpt1_fck_ops);
 
- DEFINE_CLK_DIVIDER(sys_clkout, "sys_clkout_src", &sys_clkout_src, 0x0,
 
- 		   OMAP2430_PRCM_CLKOUT_CTRL, OMAP24XX_CLKOUT_DIV_SHIFT,
 
- 		   OMAP24XX_CLKOUT_DIV_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
 
- static struct clk uart1_fck;
 
- static struct clk_hw_omap uart1_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &uart1_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_UART1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(uart1_fck, mcspi1_fck_parent_names, aes_ick_ops);
 
- static struct clk uart1_ick;
 
- static struct clk_hw_omap uart1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &uart1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_UART1_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(uart1_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk uart2_fck;
 
- static struct clk_hw_omap uart2_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &uart2_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_UART2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(uart2_fck, mcspi1_fck_parent_names, aes_ick_ops);
 
- static struct clk uart2_ick;
 
- static struct clk_hw_omap uart2_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &uart2_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_UART2_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(uart2_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk uart3_fck;
 
- static struct clk_hw_omap uart3_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &uart3_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP24XX_EN_UART3_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(uart3_fck, mcspi1_fck_parent_names, aes_ick_ops);
 
- static struct clk uart3_ick;
 
- static struct clk_hw_omap uart3_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &uart3_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP24XX_EN_UART3_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(uart3_ick, aes_ick_parent_names, aes_ick_ops);
 
- static struct clk usb_fck;
 
- static struct clk_hw_omap usb_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &usb_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
 
- 	.enable_bit	= OMAP24XX_EN_USB_SHIFT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(usb_fck, mcspi1_fck_parent_names, aes_ick_ops);
 
- static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
 
- 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
 
- 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
 
- 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
 
- 	{ .div = 0 }
 
- };
 
- static const struct clksel usb_l4_ick_clksel[] = {
 
- 	{ .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
 
- 	{ .parent = NULL },
 
- };
 
- static const char *usb_l4_ick_parent_names[] = {
 
- 	"core_l3_ck",
 
- };
 
- DEFINE_CLK_OMAP_MUX_GATE(usb_l4_ick, "core_l4_clkdm", usb_l4_ick_clksel,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
 
- 			 OMAP24XX_CLKSEL_USB_MASK,
 
- 			 OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 			 OMAP24XX_EN_USB_SHIFT, &clkhwops_iclk_wait,
 
- 			 usb_l4_ick_parent_names, dsp_fck_ops);
 
- static struct clk usbhs_ick;
 
- static struct clk_hw_omap usbhs_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &usbhs_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
 
- 	.enable_bit	= OMAP2430_EN_USBHS_SHIFT,
 
- 	.clkdm_name	= "core_l3_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(usbhs_ick, gfx_ick_parent_names, aes_ick_ops);
 
- static struct clk virt_prcm_set;
 
- static const char *virt_prcm_set_parent_names[] = {
 
- 	"mpu_ck",
 
- };
 
- static const struct clk_ops virt_prcm_set_ops = {
 
- 	.recalc_rate	= &omap2_table_mpu_recalc,
 
- 	.set_rate	= &omap2_select_table_rate,
 
- 	.round_rate	= &omap2_round_to_table_rate,
 
- };
 
- DEFINE_STRUCT_CLK_HW_OMAP(virt_prcm_set, NULL);
 
- DEFINE_STRUCT_CLK(virt_prcm_set, virt_prcm_set_parent_names, virt_prcm_set_ops);
 
- static struct clk wdt1_ick;
 
- static struct clk_hw_omap wdt1_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &wdt1_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
 
- 	.enable_bit	= OMAP24XX_EN_WDT1_SHIFT,
 
- 	.clkdm_name	= "wkup_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(wdt1_ick, gpios_ick_parent_names, aes_ick_ops);
 
- static struct clk wdt1_osc_ck;
 
- static const struct clk_ops wdt1_osc_ck_ops = {};
 
- DEFINE_STRUCT_CLK_HW_OMAP(wdt1_osc_ck, NULL);
 
- DEFINE_STRUCT_CLK(wdt1_osc_ck, sys_ck_parent_names, wdt1_osc_ck_ops);
 
- static struct clk wdt4_fck;
 
- static struct clk_hw_omap wdt4_fck_hw = {
 
- 	.hw = {
 
- 		.clk = &wdt4_fck,
 
- 	},
 
- 	.ops		= &clkhwops_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_WDT4_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(wdt4_fck, gpio5_fck_parent_names, aes_ick_ops);
 
- static struct clk wdt4_ick;
 
- static struct clk_hw_omap wdt4_ick_hw = {
 
- 	.hw = {
 
- 		.clk = &wdt4_ick,
 
- 	},
 
- 	.ops		= &clkhwops_iclk_wait,
 
- 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
 
- 	.enable_bit	= OMAP24XX_EN_WDT4_SHIFT,
 
- 	.clkdm_name	= "core_l4_clkdm",
 
- };
 
- DEFINE_STRUCT_CLK(wdt4_ick, aes_ick_parent_names, aes_ick_ops);
 
- /*
 
-  * clkdev integration
 
-  */
 
- static struct omap_clk omap2430_clks[] = {
 
- 	/* external root sources */
 
- 	CLK(NULL,	"func_32k_ck",	&func_32k_ck,	CK_243X),
 
- 	CLK(NULL,	"secure_32k_ck", &secure_32k_ck, CK_243X),
 
- 	CLK(NULL,	"osc_ck",	&osc_ck,	CK_243X),
 
- 	CLK("twl",	"fck",		&osc_ck,	CK_243X),
 
- 	CLK(NULL,	"sys_ck",	&sys_ck,	CK_243X),
 
- 	CLK(NULL,	"alt_ck",	&alt_ck,	CK_243X),
 
- 	CLK(NULL,	"mcbsp_clks",	&mcbsp_clks,	CK_243X),
 
- 	/* internal analog sources */
 
- 	CLK(NULL,	"dpll_ck",	&dpll_ck,	CK_243X),
 
- 	CLK(NULL,	"apll96_ck",	&apll96_ck,	CK_243X),
 
- 	CLK(NULL,	"apll54_ck",	&apll54_ck,	CK_243X),
 
- 	/* internal prcm root sources */
 
- 	CLK(NULL,	"func_54m_ck",	&func_54m_ck,	CK_243X),
 
- 	CLK(NULL,	"core_ck",	&core_ck,	CK_243X),
 
- 	CLK(NULL,	"func_96m_ck",	&func_96m_ck,	CK_243X),
 
- 	CLK(NULL,	"func_48m_ck",	&func_48m_ck,	CK_243X),
 
- 	CLK(NULL,	"func_12m_ck",	&func_12m_ck,	CK_243X),
 
- 	CLK(NULL,	"ck_wdt1_osc",	&wdt1_osc_ck,	CK_243X),
 
- 	CLK(NULL,	"sys_clkout_src", &sys_clkout_src, CK_243X),
 
- 	CLK(NULL,	"sys_clkout",	&sys_clkout,	CK_243X),
 
- 	CLK(NULL,	"emul_ck",	&emul_ck,	CK_243X),
 
- 	/* mpu domain clocks */
 
- 	CLK(NULL,	"mpu_ck",	&mpu_ck,	CK_243X),
 
 
  |