|  | @@ -101,3 +101,133 @@ static struct omap_hwmod_irq_info omap3xxx_mpu_irqs[] = {
 | 
	
		
			
				|  |  |  	{ .name = "pmu", .irq = 3 + OMAP_INTC_START },
 | 
	
		
			
				|  |  |  	{ .irq = -1 }
 | 
	
		
			
				|  |  |  };
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap3xxx_mpu_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "mpu",
 | 
	
		
			
				|  |  | +	.mpu_irqs	= omap3xxx_mpu_irqs,
 | 
	
		
			
				|  |  | +	.class		= &mpu_hwmod_class,
 | 
	
		
			
				|  |  | +	.main_clk	= "arm_fck",
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* IVA2 (IVA2) */
 | 
	
		
			
				|  |  | +static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
 | 
	
		
			
				|  |  | +	{ .name = "logic", .rst_shift = 0, .st_shift = 8 },
 | 
	
		
			
				|  |  | +	{ .name = "seq0", .rst_shift = 1, .st_shift = 9 },
 | 
	
		
			
				|  |  | +	{ .name = "seq1", .rst_shift = 2, .st_shift = 10 },
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap3xxx_iva_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "iva",
 | 
	
		
			
				|  |  | +	.class		= &iva_hwmod_class,
 | 
	
		
			
				|  |  | +	.clkdm_name	= "iva2_clkdm",
 | 
	
		
			
				|  |  | +	.rst_lines	= omap3xxx_iva_resets,
 | 
	
		
			
				|  |  | +	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_iva_resets),
 | 
	
		
			
				|  |  | +	.main_clk	= "iva2_ck",
 | 
	
		
			
				|  |  | +	.prcm = {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.module_offs = OMAP3430_IVA2_MOD,
 | 
	
		
			
				|  |  | +			.prcm_reg_id = 1,
 | 
	
		
			
				|  |  | +			.module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
 | 
	
		
			
				|  |  | +			.idlest_reg_id = 1,
 | 
	
		
			
				|  |  | +			.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
 | 
	
		
			
				|  |  | +		}
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/*
 | 
	
		
			
				|  |  | + * 'debugss' class
 | 
	
		
			
				|  |  | + * debug and emulation sub system
 | 
	
		
			
				|  |  | + */
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {
 | 
	
		
			
				|  |  | +	.name	= "debugss",
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* debugss */
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap3xxx_debugss_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "debugss",
 | 
	
		
			
				|  |  | +	.class		= &omap3xxx_debugss_hwmod_class,
 | 
	
		
			
				|  |  | +	.clkdm_name	= "emu_clkdm",
 | 
	
		
			
				|  |  | +	.main_clk	= "emu_src_ck",
 | 
	
		
			
				|  |  | +	.flags		= HWMOD_NO_IDLEST,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* timer class */
 | 
	
		
			
				|  |  | +static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
 | 
	
		
			
				|  |  | +	.rev_offs	= 0x0000,
 | 
	
		
			
				|  |  | +	.sysc_offs	= 0x0010,
 | 
	
		
			
				|  |  | +	.syss_offs	= 0x0014,
 | 
	
		
			
				|  |  | +	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
 | 
	
		
			
				|  |  | +			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 | 
	
		
			
				|  |  | +			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
 | 
	
		
			
				|  |  | +			   SYSS_HAS_RESET_STATUS),
 | 
	
		
			
				|  |  | +	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 | 
	
		
			
				|  |  | +	.clockact	= CLOCKACT_TEST_ICLK,
 | 
	
		
			
				|  |  | +	.sysc_fields	= &omap_hwmod_sysc_type1,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
 | 
	
		
			
				|  |  | +	.name = "timer",
 | 
	
		
			
				|  |  | +	.sysc = &omap3xxx_timer_sysc,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* secure timers dev attribute */
 | 
	
		
			
				|  |  | +static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {
 | 
	
		
			
				|  |  | +	.timer_capability	= OMAP_TIMER_ALWON | OMAP_TIMER_SECURE,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* always-on timers dev attribute */
 | 
	
		
			
				|  |  | +static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
 | 
	
		
			
				|  |  | +	.timer_capability	= OMAP_TIMER_ALWON,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* pwm timers dev attribute */
 | 
	
		
			
				|  |  | +static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
 | 
	
		
			
				|  |  | +	.timer_capability	= OMAP_TIMER_HAS_PWM,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* timers with DSP interrupt dev attribute */
 | 
	
		
			
				|  |  | +static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
 | 
	
		
			
				|  |  | +	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* pwm timers with DSP interrupt dev attribute */
 | 
	
		
			
				|  |  | +static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
 | 
	
		
			
				|  |  | +	.timer_capability       = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* timer1 */
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap3xxx_timer1_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "timer1",
 | 
	
		
			
				|  |  | +	.mpu_irqs	= omap2_timer1_mpu_irqs,
 | 
	
		
			
				|  |  | +	.main_clk	= "gpt1_fck",
 | 
	
		
			
				|  |  | +	.prcm		= {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.prcm_reg_id = 1,
 | 
	
		
			
				|  |  | +			.module_bit = OMAP3430_EN_GPT1_SHIFT,
 | 
	
		
			
				|  |  | +			.module_offs = WKUP_MOD,
 | 
	
		
			
				|  |  | +			.idlest_reg_id = 1,
 | 
	
		
			
				|  |  | +			.idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	.dev_attr	= &capability_alwon_dev_attr,
 | 
	
		
			
				|  |  | +	.class		= &omap3xxx_timer_hwmod_class,
 | 
	
		
			
				|  |  | +	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* timer2 */
 | 
	
		
			
				|  |  | +static struct omap_hwmod omap3xxx_timer2_hwmod = {
 | 
	
		
			
				|  |  | +	.name		= "timer2",
 | 
	
		
			
				|  |  | +	.mpu_irqs	= omap2_timer2_mpu_irqs,
 | 
	
		
			
				|  |  | +	.main_clk	= "gpt2_fck",
 | 
	
		
			
				|  |  | +	.prcm		= {
 | 
	
		
			
				|  |  | +		.omap2 = {
 | 
	
		
			
				|  |  | +			.prcm_reg_id = 1,
 | 
	
		
			
				|  |  | +			.module_bit = OMAP3430_EN_GPT2_SHIFT,
 | 
	
		
			
				|  |  | +			.module_offs = OMAP3430_PER_MOD,
 | 
	
		
			
				|  |  | +			.idlest_reg_id = 1,
 | 
	
		
			
				|  |  | +			.idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
 | 
	
		
			
				|  |  | +		},
 | 
	
		
			
				|  |  | +	},
 | 
	
		
			
				|  |  | +	.class		= &omap3xxx_timer_hwmod_class,
 | 
	
		
			
				|  |  | +	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 |