|
@@ -149,3 +149,38 @@
|
|
#define MXVR_PAT_DATA_0 0xffc02868 /* MXVR Pattern Data Register 0 */
|
|
#define MXVR_PAT_DATA_0 0xffc02868 /* MXVR Pattern Data Register 0 */
|
|
#define MXVR_PAT_EN_0 0xffc0286c /* MXVR Pattern Enable Register 0 */
|
|
#define MXVR_PAT_EN_0 0xffc0286c /* MXVR Pattern Enable Register 0 */
|
|
#define MXVR_PAT_DATA_1 0xffc02870 /* MXVR Pattern Data Register 1 */
|
|
#define MXVR_PAT_DATA_1 0xffc02870 /* MXVR Pattern Data Register 1 */
|
|
|
|
+#define MXVR_PAT_EN_1 0xffc02874 /* MXVR Pattern Enable Register 1 */
|
|
|
|
+
|
|
|
|
+/* MXVR Frame Counter Registers */
|
|
|
|
+
|
|
|
|
+#define MXVR_FRAME_CNT_0 0xffc02878 /* MXVR Frame Counter 0 */
|
|
|
|
+#define MXVR_FRAME_CNT_1 0xffc0287c /* MXVR Frame Counter 1 */
|
|
|
|
+
|
|
|
|
+/* MXVR Routing Table Registers */
|
|
|
|
+
|
|
|
|
+#define MXVR_ROUTING_0 0xffc02880 /* MXVR Routing Table Register 0 */
|
|
|
|
+#define MXVR_ROUTING_1 0xffc02884 /* MXVR Routing Table Register 1 */
|
|
|
|
+#define MXVR_ROUTING_2 0xffc02888 /* MXVR Routing Table Register 2 */
|
|
|
|
+#define MXVR_ROUTING_3 0xffc0288c /* MXVR Routing Table Register 3 */
|
|
|
|
+#define MXVR_ROUTING_4 0xffc02890 /* MXVR Routing Table Register 4 */
|
|
|
|
+#define MXVR_ROUTING_5 0xffc02894 /* MXVR Routing Table Register 5 */
|
|
|
|
+#define MXVR_ROUTING_6 0xffc02898 /* MXVR Routing Table Register 6 */
|
|
|
|
+#define MXVR_ROUTING_7 0xffc0289c /* MXVR Routing Table Register 7 */
|
|
|
|
+#define MXVR_ROUTING_8 0xffc028a0 /* MXVR Routing Table Register 8 */
|
|
|
|
+#define MXVR_ROUTING_9 0xffc028a4 /* MXVR Routing Table Register 9 */
|
|
|
|
+#define MXVR_ROUTING_10 0xffc028a8 /* MXVR Routing Table Register 10 */
|
|
|
|
+#define MXVR_ROUTING_11 0xffc028ac /* MXVR Routing Table Register 11 */
|
|
|
|
+#define MXVR_ROUTING_12 0xffc028b0 /* MXVR Routing Table Register 12 */
|
|
|
|
+#define MXVR_ROUTING_13 0xffc028b4 /* MXVR Routing Table Register 13 */
|
|
|
|
+#define MXVR_ROUTING_14 0xffc028b8 /* MXVR Routing Table Register 14 */
|
|
|
|
+
|
|
|
|
+/* MXVR Counter-Clock-Control Registers */
|
|
|
|
+
|
|
|
|
+#define MXVR_BLOCK_CNT 0xffc028c0 /* MXVR Block Counter */
|
|
|
|
+#define MXVR_CLK_CTL 0xffc028d0 /* MXVR Clock Control Register */
|
|
|
|
+#define MXVR_CDRPLL_CTL 0xffc028d4 /* MXVR Clock/Data Recovery PLL Control Register */
|
|
|
|
+#define MXVR_FMPLL_CTL 0xffc028d8 /* MXVR Frequency Multiply PLL Control Register */
|
|
|
|
+#define MXVR_PIN_CTL 0xffc028dc /* MXVR Pin Control Register */
|
|
|
|
+#define MXVR_SCLK_CNT 0xffc028e0 /* MXVR System Clock Counter Register */
|
|
|
|
+
|
|
|
|
+#endif /* _DEF_BF549_H */
|