|
@@ -270,3 +270,123 @@
|
|
|
#define OMAP4_BGAP_TEMP_SENSOR_EOCZ_MASK (1 << 8)
|
|
|
#define OMAP4_BGAP_TEMP_SENSOR_DTEMP_SHIFT 0
|
|
|
#define OMAP4_BGAP_TEMP_SENSOR_DTEMP_MASK (0xff << 0)
|
|
|
+
|
|
|
+/* DPLL_NWELL_TRIM_0 */
|
|
|
+#define OMAP4_DPLL_ABE_NWELL_TRIM_MUX_CTRL_SHIFT 29
|
|
|
+#define OMAP4_DPLL_ABE_NWELL_TRIM_MUX_CTRL_MASK (1 << 29)
|
|
|
+#define OMAP4_DPLL_ABE_NWELL_TRIM_SHIFT 24
|
|
|
+#define OMAP4_DPLL_ABE_NWELL_TRIM_MASK (0x1f << 24)
|
|
|
+#define OMAP4_DPLL_PER_NWELL_TRIM_MUX_CTRL_SHIFT 23
|
|
|
+#define OMAP4_DPLL_PER_NWELL_TRIM_MUX_CTRL_MASK (1 << 23)
|
|
|
+#define OMAP4_DPLL_PER_NWELL_TRIM_SHIFT 18
|
|
|
+#define OMAP4_DPLL_PER_NWELL_TRIM_MASK (0x1f << 18)
|
|
|
+#define OMAP4_DPLL_CORE_NWELL_TRIM_MUX_CTRL_SHIFT 17
|
|
|
+#define OMAP4_DPLL_CORE_NWELL_TRIM_MUX_CTRL_MASK (1 << 17)
|
|
|
+#define OMAP4_DPLL_CORE_NWELL_TRIM_SHIFT 12
|
|
|
+#define OMAP4_DPLL_CORE_NWELL_TRIM_MASK (0x1f << 12)
|
|
|
+#define OMAP4_DPLL_IVA_NWELL_TRIM_MUX_CTRL_SHIFT 11
|
|
|
+#define OMAP4_DPLL_IVA_NWELL_TRIM_MUX_CTRL_MASK (1 << 11)
|
|
|
+#define OMAP4_DPLL_IVA_NWELL_TRIM_SHIFT 6
|
|
|
+#define OMAP4_DPLL_IVA_NWELL_TRIM_MASK (0x1f << 6)
|
|
|
+#define OMAP4_DPLL_MPU_NWELL_TRIM_MUX_CTRL_SHIFT 5
|
|
|
+#define OMAP4_DPLL_MPU_NWELL_TRIM_MUX_CTRL_MASK (1 << 5)
|
|
|
+#define OMAP4_DPLL_MPU_NWELL_TRIM_SHIFT 0
|
|
|
+#define OMAP4_DPLL_MPU_NWELL_TRIM_MASK (0x1f << 0)
|
|
|
+
|
|
|
+/* DPLL_NWELL_TRIM_1 */
|
|
|
+#define OMAP4_DPLL_UNIPRO_NWELL_TRIM_MUX_CTRL_SHIFT 29
|
|
|
+#define OMAP4_DPLL_UNIPRO_NWELL_TRIM_MUX_CTRL_MASK (1 << 29)
|
|
|
+#define OMAP4_DPLL_UNIPRO_NWELL_TRIM_SHIFT 24
|
|
|
+#define OMAP4_DPLL_UNIPRO_NWELL_TRIM_MASK (0x1f << 24)
|
|
|
+#define OMAP4_DPLL_USB_NWELL_TRIM_MUX_CTRL_SHIFT 23
|
|
|
+#define OMAP4_DPLL_USB_NWELL_TRIM_MUX_CTRL_MASK (1 << 23)
|
|
|
+#define OMAP4_DPLL_USB_NWELL_TRIM_SHIFT 18
|
|
|
+#define OMAP4_DPLL_USB_NWELL_TRIM_MASK (0x1f << 18)
|
|
|
+#define OMAP4_DPLL_HDMI_NWELL_TRIM_MUX_CTRL_SHIFT 17
|
|
|
+#define OMAP4_DPLL_HDMI_NWELL_TRIM_MUX_CTRL_MASK (1 << 17)
|
|
|
+#define OMAP4_DPLL_HDMI_NWELL_TRIM_SHIFT 12
|
|
|
+#define OMAP4_DPLL_HDMI_NWELL_TRIM_MASK (0x1f << 12)
|
|
|
+#define OMAP4_DPLL_DSI2_NWELL_TRIM_MUX_CTRL_SHIFT 11
|
|
|
+#define OMAP4_DPLL_DSI2_NWELL_TRIM_MUX_CTRL_MASK (1 << 11)
|
|
|
+#define OMAP4_DPLL_DSI2_NWELL_TRIM_SHIFT 6
|
|
|
+#define OMAP4_DPLL_DSI2_NWELL_TRIM_MASK (0x1f << 6)
|
|
|
+#define OMAP4_DPLL_DSI1_NWELL_TRIM_MUX_CTRL_SHIFT 5
|
|
|
+#define OMAP4_DPLL_DSI1_NWELL_TRIM_MUX_CTRL_MASK (1 << 5)
|
|
|
+#define OMAP4_DPLL_DSI1_NWELL_TRIM_SHIFT 0
|
|
|
+#define OMAP4_DPLL_DSI1_NWELL_TRIM_MASK (0x1f << 0)
|
|
|
+
|
|
|
+/* USBOTGHS_CONTROL */
|
|
|
+#define OMAP4_DISCHRGVBUS_SHIFT 8
|
|
|
+#define OMAP4_DISCHRGVBUS_MASK (1 << 8)
|
|
|
+#define OMAP4_CHRGVBUS_SHIFT 7
|
|
|
+#define OMAP4_CHRGVBUS_MASK (1 << 7)
|
|
|
+#define OMAP4_DRVVBUS_SHIFT 6
|
|
|
+#define OMAP4_DRVVBUS_MASK (1 << 6)
|
|
|
+#define OMAP4_IDPULLUP_SHIFT 5
|
|
|
+#define OMAP4_IDPULLUP_MASK (1 << 5)
|
|
|
+#define OMAP4_IDDIG_SHIFT 4
|
|
|
+#define OMAP4_IDDIG_MASK (1 << 4)
|
|
|
+#define OMAP4_SESSEND_SHIFT 3
|
|
|
+#define OMAP4_SESSEND_MASK (1 << 3)
|
|
|
+#define OMAP4_VBUSVALID_SHIFT 2
|
|
|
+#define OMAP4_VBUSVALID_MASK (1 << 2)
|
|
|
+#define OMAP4_BVALID_SHIFT 1
|
|
|
+#define OMAP4_BVALID_MASK (1 << 1)
|
|
|
+#define OMAP4_AVALID_SHIFT 0
|
|
|
+#define OMAP4_AVALID_MASK (1 << 0)
|
|
|
+
|
|
|
+/* DSS_CONTROL */
|
|
|
+#define OMAP4_DSS_MUX6_SELECT_SHIFT 0
|
|
|
+#define OMAP4_DSS_MUX6_SELECT_MASK (1 << 0)
|
|
|
+
|
|
|
+/* HWOBS_CONTROL */
|
|
|
+#define OMAP4_HWOBS_CLKDIV_SEL_SHIFT 3
|
|
|
+#define OMAP4_HWOBS_CLKDIV_SEL_MASK (0x1f << 3)
|
|
|
+#define OMAP4_HWOBS_ALL_ZERO_MODE_SHIFT 2
|
|
|
+#define OMAP4_HWOBS_ALL_ZERO_MODE_MASK (1 << 2)
|
|
|
+#define OMAP4_HWOBS_ALL_ONE_MODE_SHIFT 1
|
|
|
+#define OMAP4_HWOBS_ALL_ONE_MODE_MASK (1 << 1)
|
|
|
+#define OMAP4_HWOBS_MACRO_ENABLE_SHIFT 0
|
|
|
+#define OMAP4_HWOBS_MACRO_ENABLE_MASK (1 << 0)
|
|
|
+
|
|
|
+/* DEBOBS_FINAL_MUX_SEL */
|
|
|
+#define OMAP4_SELECT_SHIFT 0
|
|
|
+#define OMAP4_SELECT_MASK (0xffffffff << 0)
|
|
|
+
|
|
|
+/* DEBOBS_MMR_MPU */
|
|
|
+#define OMAP4_SELECT_DEBOBS_MMR_MPU_SHIFT 0
|
|
|
+#define OMAP4_SELECT_DEBOBS_MMR_MPU_MASK (0xf << 0)
|
|
|
+
|
|
|
+/* CONF_SDMA_REQ_SEL0 */
|
|
|
+#define OMAP4_MULT_SHIFT 0
|
|
|
+#define OMAP4_MULT_MASK (0x7f << 0)
|
|
|
+
|
|
|
+/* CONF_CLK_SEL0 */
|
|
|
+#define OMAP4_MULT_CONF_CLK_SEL0_SHIFT 0
|
|
|
+#define OMAP4_MULT_CONF_CLK_SEL0_MASK (0x7 << 0)
|
|
|
+
|
|
|
+/* CONF_CLK_SEL1 */
|
|
|
+#define OMAP4_MULT_CONF_CLK_SEL1_SHIFT 0
|
|
|
+#define OMAP4_MULT_CONF_CLK_SEL1_MASK (0x7 << 0)
|
|
|
+
|
|
|
+/* CONF_CLK_SEL2 */
|
|
|
+#define OMAP4_MULT_CONF_CLK_SEL2_SHIFT 0
|
|
|
+#define OMAP4_MULT_CONF_CLK_SEL2_MASK (0x7 << 0)
|
|
|
+
|
|
|
+/* CONF_DPLL_FREQLOCK_SEL */
|
|
|
+#define OMAP4_MULT_CONF_DPLL_FREQLOCK_SEL_SHIFT 0
|
|
|
+#define OMAP4_MULT_CONF_DPLL_FREQLOCK_SEL_MASK (0x7 << 0)
|
|
|
+
|
|
|
+/* CONF_DPLL_TINITZ_SEL */
|
|
|
+#define OMAP4_MULT_CONF_DPLL_TINITZ_SEL_SHIFT 0
|
|
|
+#define OMAP4_MULT_CONF_DPLL_TINITZ_SEL_MASK (0x7 << 0)
|
|
|
+
|
|
|
+/* CONF_DPLL_PHASELOCK_SEL */
|
|
|
+#define OMAP4_MULT_CONF_DPLL_PHASELOCK_SEL_SHIFT 0
|
|
|
+#define OMAP4_MULT_CONF_DPLL_PHASELOCK_SEL_MASK (0x7 << 0)
|
|
|
+
|
|
|
+/* CONF_DEBUG_SEL_TST_0 */
|
|
|
+#define OMAP4_MODE_SHIFT 0
|
|
|
+#define OMAP4_MODE_MASK (0xf << 0)
|
|
|
+
|
|
|
+#endif
|