|
@@ -5467,3 +5467,196 @@ static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
|
|
|
};
|
|
|
|
|
|
/* l4_per -> mmc3 */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
|
|
|
+ .master = &omap44xx_l4_per_hwmod,
|
|
|
+ .slave = &omap44xx_mmc3_hwmod,
|
|
|
+ .clk = "l4_div_ck",
|
|
|
+ .addr = omap44xx_mmc3_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x480d1000,
|
|
|
+ .pa_end = 0x480d13ff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_per -> mmc4 */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
|
|
|
+ .master = &omap44xx_l4_per_hwmod,
|
|
|
+ .slave = &omap44xx_mmc4_hwmod,
|
|
|
+ .clk = "l4_div_ck",
|
|
|
+ .addr = omap44xx_mmc4_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x480d5000,
|
|
|
+ .pa_end = 0x480d53ff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_per -> mmc5 */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
|
|
|
+ .master = &omap44xx_l4_per_hwmod,
|
|
|
+ .slave = &omap44xx_mmc5_hwmod,
|
|
|
+ .clk = "l4_div_ck",
|
|
|
+ .addr = omap44xx_mmc5_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+/* l3_main_2 -> ocmc_ram */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
|
|
|
+ .master = &omap44xx_l3_main_2_hwmod,
|
|
|
+ .slave = &omap44xx_ocmc_ram_hwmod,
|
|
|
+ .clk = "l3_div_ck",
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4a0ad000,
|
|
|
+ .pa_end = 0x4a0ad01f,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_cfg -> ocp2scp_usb_phy */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
|
|
|
+ .master = &omap44xx_l4_cfg_hwmod,
|
|
|
+ .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
|
|
|
+ .clk = "l4_div_ck",
|
|
|
+ .addr = omap44xx_ocp2scp_usb_phy_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x48243000,
|
|
|
+ .pa_end = 0x48243fff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* mpu_private -> prcm_mpu */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
|
|
|
+ .master = &omap44xx_mpu_private_hwmod,
|
|
|
+ .slave = &omap44xx_prcm_mpu_hwmod,
|
|
|
+ .clk = "l3_div_ck",
|
|
|
+ .addr = omap44xx_prcm_mpu_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4a004000,
|
|
|
+ .pa_end = 0x4a004fff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_wkup -> cm_core_aon */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
|
|
|
+ .master = &omap44xx_l4_wkup_hwmod,
|
|
|
+ .slave = &omap44xx_cm_core_aon_hwmod,
|
|
|
+ .clk = "l4_wkup_clk_mux_ck",
|
|
|
+ .addr = omap44xx_cm_core_aon_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4a008000,
|
|
|
+ .pa_end = 0x4a009fff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_cfg -> cm_core */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
|
|
|
+ .master = &omap44xx_l4_cfg_hwmod,
|
|
|
+ .slave = &omap44xx_cm_core_hwmod,
|
|
|
+ .clk = "l4_div_ck",
|
|
|
+ .addr = omap44xx_cm_core_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4a306000,
|
|
|
+ .pa_end = 0x4a307fff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_wkup -> prm */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
|
|
|
+ .master = &omap44xx_l4_wkup_hwmod,
|
|
|
+ .slave = &omap44xx_prm_hwmod,
|
|
|
+ .clk = "l4_wkup_clk_mux_ck",
|
|
|
+ .addr = omap44xx_prm_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4a30a000,
|
|
|
+ .pa_end = 0x4a30a7ff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_wkup -> scrm */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
|
|
|
+ .master = &omap44xx_l4_wkup_hwmod,
|
|
|
+ .slave = &omap44xx_scrm_hwmod,
|
|
|
+ .clk = "l4_wkup_clk_mux_ck",
|
|
|
+ .addr = omap44xx_scrm_addrs,
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+/* l3_main_2 -> sl2if */
|
|
|
+static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
|
|
|
+ .master = &omap44xx_l3_main_2_hwmod,
|
|
|
+ .slave = &omap44xx_sl2if_hwmod,
|
|
|
+ .clk = "l3_div_ck",
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4012c000,
|
|
|
+ .pa_end = 0x4012c3ff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_abe -> slimbus1 */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
|
|
|
+ .master = &omap44xx_l4_abe_hwmod,
|
|
|
+ .slave = &omap44xx_slimbus1_hwmod,
|
|
|
+ .clk = "ocp_abe_iclk",
|
|
|
+ .addr = omap44xx_slimbus1_addrs,
|
|
|
+ .user = OCP_USER_MPU,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4902c000,
|
|
|
+ .pa_end = 0x4902c3ff,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+ { }
|