|
@@ -1294,3 +1294,193 @@ static pinmux_enum_t pinmux_data[] = {
|
|
PINMUX_DATA(A7_MARK, PORT134_FN1),
|
|
PINMUX_DATA(A7_MARK, PORT134_FN1),
|
|
PINMUX_DATA(A6_MARK, PORT135_FN1),
|
|
PINMUX_DATA(A6_MARK, PORT135_FN1),
|
|
PINMUX_DATA(A5_FCDE_MARK, PORT136_FN1),
|
|
PINMUX_DATA(A5_FCDE_MARK, PORT136_FN1),
|
|
|
|
+ PINMUX_DATA(A4_FOE_MARK, PORT137_FN1),
|
|
|
|
+ PINMUX_DATA(A3_MARK, PORT138_FN1),
|
|
|
|
+ PINMUX_DATA(A2_MARK, PORT139_FN1),
|
|
|
|
+ PINMUX_DATA(A1_MARK, PORT140_FN1),
|
|
|
|
+ PINMUX_DATA(CKO_MARK, PORT141_FN1),
|
|
|
|
+
|
|
|
|
+ /* Port142 - Port157 Function1 */
|
|
|
|
+ PINMUX_DATA(D15_NAF15_MARK, PORT142_FN1),
|
|
|
|
+ PINMUX_DATA(D14_NAF14_MARK, PORT143_FN1),
|
|
|
|
+ PINMUX_DATA(D13_NAF13_MARK, PORT144_FN1),
|
|
|
|
+ PINMUX_DATA(D12_NAF12_MARK, PORT145_FN1),
|
|
|
|
+ PINMUX_DATA(D11_NAF11_MARK, PORT146_FN1),
|
|
|
|
+ PINMUX_DATA(D10_NAF10_MARK, PORT147_FN1),
|
|
|
|
+ PINMUX_DATA(D9_NAF9_MARK, PORT148_FN1),
|
|
|
|
+ PINMUX_DATA(D8_NAF8_MARK, PORT149_FN1),
|
|
|
|
+ PINMUX_DATA(D7_NAF7_MARK, PORT150_FN1),
|
|
|
|
+ PINMUX_DATA(D6_NAF6_MARK, PORT151_FN1),
|
|
|
|
+ PINMUX_DATA(D5_NAF5_MARK, PORT152_FN1),
|
|
|
|
+ PINMUX_DATA(D4_NAF4_MARK, PORT153_FN1),
|
|
|
|
+ PINMUX_DATA(D3_NAF3_MARK, PORT154_FN1),
|
|
|
|
+ PINMUX_DATA(D2_NAF2_MARK, PORT155_FN1),
|
|
|
|
+ PINMUX_DATA(D1_NAF1_MARK, PORT156_FN1),
|
|
|
|
+ PINMUX_DATA(D0_NAF0_MARK, PORT157_FN1),
|
|
|
|
+
|
|
|
|
+ /* Port142 - Port149 Function3 */
|
|
|
|
+ PINMUX_DATA(MMC1_D7_PORT142_MARK, PORT142_FN3, MSEL4CR_15_1),
|
|
|
|
+ PINMUX_DATA(MMC1_D6_PORT143_MARK, PORT143_FN3, MSEL4CR_15_1),
|
|
|
|
+ PINMUX_DATA(MMC1_D5_PORT144_MARK, PORT144_FN3, MSEL4CR_15_1),
|
|
|
|
+ PINMUX_DATA(MMC1_D4_PORT145_MARK, PORT145_FN3, MSEL4CR_15_1),
|
|
|
|
+ PINMUX_DATA(MMC1_D3_PORT146_MARK, PORT146_FN3, MSEL4CR_15_1),
|
|
|
|
+ PINMUX_DATA(MMC1_D2_PORT147_MARK, PORT147_FN3, MSEL4CR_15_1),
|
|
|
|
+ PINMUX_DATA(MMC1_D1_PORT148_MARK, PORT148_FN3, MSEL4CR_15_1),
|
|
|
|
+ PINMUX_DATA(MMC1_D0_PORT149_MARK, PORT149_FN3, MSEL4CR_15_1),
|
|
|
|
+
|
|
|
|
+ /* Port158 */
|
|
|
|
+ PINMUX_DATA(D31_MARK, PORT158_FN1),
|
|
|
|
+ PINMUX_DATA(SCIFA3_SCK_PORT158_MARK, PORT158_FN2, MSEL5CR_8_1),
|
|
|
|
+ PINMUX_DATA(RMII_REF125CK_MARK, PORT158_FN3),
|
|
|
|
+ PINMUX_DATA(LCD0_D21_PORT158_MARK, PORT158_FN4, MSEL5CR_6_1),
|
|
|
|
+ PINMUX_DATA(IRDA_FIRSEL_MARK, PORT158_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_D15_MARK, PORT158_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port159 */
|
|
|
|
+ PINMUX_DATA(D30_MARK, PORT159_FN1),
|
|
|
|
+ PINMUX_DATA(SCIFA3_RXD_PORT159_MARK, PORT159_FN2, MSEL5CR_8_1),
|
|
|
|
+ PINMUX_DATA(RMII_REF50CK_MARK, PORT159_FN3),
|
|
|
|
+ PINMUX_DATA(LCD0_D23_PORT159_MARK, PORT159_FN4, MSEL5CR_6_1),
|
|
|
|
+ PINMUX_DATA(IDE_D14_MARK, PORT159_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port160 */
|
|
|
|
+ PINMUX_DATA(D29_MARK, PORT160_FN1),
|
|
|
|
+ PINMUX_DATA(SCIFA3_TXD_PORT160_MARK, PORT160_FN2, MSEL5CR_8_1),
|
|
|
|
+ PINMUX_DATA(LCD0_D22_PORT160_MARK, PORT160_FN4, MSEL5CR_6_1),
|
|
|
|
+ PINMUX_DATA(VIO1_HD_MARK, PORT160_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_D13_MARK, PORT160_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port161 */
|
|
|
|
+ PINMUX_DATA(D28_MARK, PORT161_FN1),
|
|
|
|
+ PINMUX_DATA(SCIFA3_RTS_PORT161_MARK, PORT161_FN2, MSEL5CR_8_1),
|
|
|
|
+ PINMUX_DATA(ET_RX_DV_MARK, PORT161_FN3),
|
|
|
|
+ PINMUX_DATA(LCD0_D20_PORT161_MARK, PORT161_FN4, MSEL5CR_6_1),
|
|
|
|
+ PINMUX_DATA(IRDA_IN_MARK, PORT161_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_D12_MARK, PORT161_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port162 */
|
|
|
|
+ PINMUX_DATA(D27_MARK, PORT162_FN1),
|
|
|
|
+ PINMUX_DATA(SCIFA3_CTS_PORT162_MARK, PORT162_FN2, MSEL5CR_8_1),
|
|
|
|
+ PINMUX_DATA(LCD0_D19_PORT162_MARK, PORT162_FN4, MSEL5CR_6_1),
|
|
|
|
+ PINMUX_DATA(IRDA_OUT_MARK, PORT162_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_D11_MARK, PORT162_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port163 */
|
|
|
|
+ PINMUX_DATA(D26_MARK, PORT163_FN1),
|
|
|
|
+ PINMUX_DATA(MSIOF2_SS2_MARK, PORT163_FN2),
|
|
|
|
+ PINMUX_DATA(ET_COL_MARK, PORT163_FN3),
|
|
|
|
+ PINMUX_DATA(LCD0_D18_PORT163_MARK, PORT163_FN4, MSEL5CR_6_1),
|
|
|
|
+ PINMUX_DATA(IROUT_MARK, PORT163_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_D10_MARK, PORT163_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port164 */
|
|
|
|
+ PINMUX_DATA(D25_MARK, PORT164_FN1),
|
|
|
|
+ PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT164_FN2),
|
|
|
|
+ PINMUX_DATA(ET_PHY_INT_MARK, PORT164_FN3),
|
|
|
|
+ PINMUX_DATA(LCD0_RD_MARK, PORT164_FN4),
|
|
|
|
+ PINMUX_DATA(IDE_D9_MARK, PORT164_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port165 */
|
|
|
|
+ PINMUX_DATA(D24_MARK, PORT165_FN1),
|
|
|
|
+ PINMUX_DATA(MSIOF2_RXD_MARK, PORT165_FN2),
|
|
|
|
+ PINMUX_DATA(LCD0_LCLK_PORT165_MARK, PORT165_FN4, MSEL5CR_6_1),
|
|
|
|
+ PINMUX_DATA(IDE_D8_MARK, PORT165_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port166 - Port171 Function1 */
|
|
|
|
+ PINMUX_DATA(D21_MARK, PORT166_FN1),
|
|
|
|
+ PINMUX_DATA(D20_MARK, PORT167_FN1),
|
|
|
|
+ PINMUX_DATA(D19_MARK, PORT168_FN1),
|
|
|
|
+ PINMUX_DATA(D18_MARK, PORT169_FN1),
|
|
|
|
+ PINMUX_DATA(D17_MARK, PORT170_FN1),
|
|
|
|
+ PINMUX_DATA(D16_MARK, PORT171_FN1),
|
|
|
|
+
|
|
|
|
+ /* Port166 - Port171 Function3 */
|
|
|
|
+ PINMUX_DATA(ET_ETXD5_MARK, PORT166_FN3),
|
|
|
|
+ PINMUX_DATA(ET_ETXD4_MARK, PORT167_FN3),
|
|
|
|
+ PINMUX_DATA(ET_ETXD3_MARK, PORT168_FN3),
|
|
|
|
+ PINMUX_DATA(ET_ETXD2_MARK, PORT169_FN3),
|
|
|
|
+ PINMUX_DATA(ET_ETXD1_MARK, PORT170_FN3),
|
|
|
|
+ PINMUX_DATA(ET_ETXD0_MARK, PORT171_FN3),
|
|
|
|
+
|
|
|
|
+ /* Port166 - Port171 Function6 */
|
|
|
|
+ PINMUX_DATA(IDE_D5_MARK, PORT166_FN6),
|
|
|
|
+ PINMUX_DATA(IDE_D4_MARK, PORT167_FN6),
|
|
|
|
+ PINMUX_DATA(IDE_D3_MARK, PORT168_FN6),
|
|
|
|
+ PINMUX_DATA(IDE_D2_MARK, PORT169_FN6),
|
|
|
|
+ PINMUX_DATA(IDE_D1_MARK, PORT170_FN6),
|
|
|
|
+ PINMUX_DATA(IDE_D0_MARK, PORT171_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port167 - Port171 IRQ */
|
|
|
|
+ PINMUX_DATA(IRQ31_PORT167_MARK, PORT167_FN0, MSEL1CR_31_0),
|
|
|
|
+ PINMUX_DATA(IRQ27_PORT168_MARK, PORT168_FN0, MSEL1CR_27_0),
|
|
|
|
+ PINMUX_DATA(IRQ28_PORT169_MARK, PORT169_FN0, MSEL1CR_28_0),
|
|
|
|
+ PINMUX_DATA(IRQ29_PORT170_MARK, PORT170_FN0, MSEL1CR_29_0),
|
|
|
|
+ PINMUX_DATA(IRQ30_PORT171_MARK, PORT171_FN0, MSEL1CR_30_0),
|
|
|
|
+
|
|
|
|
+ /* Port172 */
|
|
|
|
+ PINMUX_DATA(D23_MARK, PORT172_FN1),
|
|
|
|
+ PINMUX_DATA(SCIFB_RTS_PORT172_MARK, PORT172_FN2, MSEL5CR_17_1),
|
|
|
|
+ PINMUX_DATA(ET_ETXD7_MARK, PORT172_FN3),
|
|
|
|
+ PINMUX_DATA(IDE_D7_MARK, PORT172_FN6),
|
|
|
|
+ PINMUX_DATA(IRQ4_PORT172_MARK, PORT172_FN0, MSEL1CR_4_1),
|
|
|
|
+
|
|
|
|
+ /* Port173 */
|
|
|
|
+ PINMUX_DATA(D22_MARK, PORT173_FN1),
|
|
|
|
+ PINMUX_DATA(SCIFB_CTS_PORT173_MARK, PORT173_FN2, MSEL5CR_17_1),
|
|
|
|
+ PINMUX_DATA(ET_ETXD6_MARK, PORT173_FN3),
|
|
|
|
+ PINMUX_DATA(IDE_D6_MARK, PORT173_FN6),
|
|
|
|
+ PINMUX_DATA(IRQ6_PORT173_MARK, PORT173_FN0, MSEL1CR_6_1),
|
|
|
|
+
|
|
|
|
+ /* Port174 */
|
|
|
|
+ PINMUX_DATA(A26_MARK, PORT174_FN1),
|
|
|
|
+ PINMUX_DATA(MSIOF0_TXD_MARK, PORT174_FN2),
|
|
|
|
+ PINMUX_DATA(ET_RX_CLK_MARK, PORT174_FN3),
|
|
|
|
+ PINMUX_DATA(SCIFA3_RXD_PORT174_MARK, PORT174_FN4, MSEL5CR_8_0),
|
|
|
|
+
|
|
|
|
+ /* Port175 */
|
|
|
|
+ PINMUX_DATA(A0_MARK, PORT175_FN1),
|
|
|
|
+ PINMUX_DATA(BS_MARK, PORT175_FN2),
|
|
|
|
+ PINMUX_DATA(ET_WOL_MARK, PORT175_FN3),
|
|
|
|
+ PINMUX_DATA(SCIFA3_TXD_PORT175_MARK, PORT175_FN4, MSEL5CR_8_0),
|
|
|
|
+
|
|
|
|
+ /* Port176 */
|
|
|
|
+ PINMUX_DATA(ET_GTX_CLK_MARK, PORT176_FN3),
|
|
|
|
+
|
|
|
|
+ /* Port177 */
|
|
|
|
+ PINMUX_DATA(WAIT_PORT177_MARK, PORT177_FN1, MSEL5CR_2_0),
|
|
|
|
+ PINMUX_DATA(ET_LINK_MARK, PORT177_FN3),
|
|
|
|
+ PINMUX_DATA(IDE_IOWR_MARK, PORT177_FN6),
|
|
|
|
+ PINMUX_DATA(SDHI2_WP_PORT177_MARK, PORT177_FN7, MSEL5CR_19_1),
|
|
|
|
+
|
|
|
|
+ /* Port178 */
|
|
|
|
+ PINMUX_DATA(VIO0_D12_MARK, PORT178_FN1),
|
|
|
|
+ PINMUX_DATA(VIO1_D4_MARK, PORT178_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_IORD_MARK, PORT178_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port179 */
|
|
|
|
+ PINMUX_DATA(VIO0_D11_MARK, PORT179_FN1),
|
|
|
|
+ PINMUX_DATA(VIO1_D3_MARK, PORT179_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_IORDY_MARK, PORT179_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port180 */
|
|
|
|
+ PINMUX_DATA(VIO0_D10_MARK, PORT180_FN1),
|
|
|
|
+ PINMUX_DATA(TPU0TO3_MARK, PORT180_FN4),
|
|
|
|
+ PINMUX_DATA(VIO1_D2_MARK, PORT180_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_INT_MARK, PORT180_FN6),
|
|
|
|
+ PINMUX_DATA(IRQ24_MARK, PORT180_FN0),
|
|
|
|
+
|
|
|
|
+ /* Port181 */
|
|
|
|
+ PINMUX_DATA(VIO0_D9_MARK, PORT181_FN1),
|
|
|
|
+ PINMUX_DATA(VIO1_D1_MARK, PORT181_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_RST_MARK, PORT181_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port182 */
|
|
|
|
+ PINMUX_DATA(VIO0_D8_MARK, PORT182_FN1),
|
|
|
|
+ PINMUX_DATA(VIO1_D0_MARK, PORT182_FN5),
|
|
|
|
+ PINMUX_DATA(IDE_DIRECTION_MARK, PORT182_FN6),
|
|
|
|
+
|
|
|
|
+ /* Port183 */
|
|
|
|
+ PINMUX_DATA(DREQ1_MARK, PORT183_FN1),
|
|
|
|
+ PINMUX_DATA(BBIF2_TXD2_PORT183_MARK, PORT183_FN2, MSEL5CR_0_1),
|
|
|
|
+ PINMUX_DATA(ET_TX_EN_MARK, PORT183_FN3),
|
|
|
|
+
|