|
@@ -288,3 +288,185 @@
|
|
#define EXYNOS5_IRQ_MIPICSI0 IRQ_SPI(79)
|
|
#define EXYNOS5_IRQ_MIPICSI0 IRQ_SPI(79)
|
|
#define EXYNOS5_IRQ_MIPICSI1 IRQ_SPI(80)
|
|
#define EXYNOS5_IRQ_MIPICSI1 IRQ_SPI(80)
|
|
#define EXYNOS5_IRQ_EFNFCON_DMA_ABORT IRQ_SPI(81)
|
|
#define EXYNOS5_IRQ_EFNFCON_DMA_ABORT IRQ_SPI(81)
|
|
|
|
+#define EXYNOS5_IRQ_MIPIDSI0 IRQ_SPI(82)
|
|
|
|
+#define EXYNOS5_IRQ_WDT_IOP IRQ_SPI(83)
|
|
|
|
+#define EXYNOS5_IRQ_ROTATOR IRQ_SPI(84)
|
|
|
|
+#define EXYNOS5_IRQ_GSC0 IRQ_SPI(85)
|
|
|
|
+#define EXYNOS5_IRQ_GSC1 IRQ_SPI(86)
|
|
|
|
+#define EXYNOS5_IRQ_GSC2 IRQ_SPI(87)
|
|
|
|
+#define EXYNOS5_IRQ_GSC3 IRQ_SPI(88)
|
|
|
|
+#define EXYNOS5_IRQ_JPEG IRQ_SPI(89)
|
|
|
|
+#define EXYNOS5_IRQ_EFNFCON_DMA IRQ_SPI(90)
|
|
|
|
+#define EXYNOS5_IRQ_2D IRQ_SPI(91)
|
|
|
|
+#define EXYNOS5_IRQ_EFNFCON_0 IRQ_SPI(92)
|
|
|
|
+#define EXYNOS5_IRQ_EFNFCON_1 IRQ_SPI(93)
|
|
|
|
+#define EXYNOS5_IRQ_MIXER IRQ_SPI(94)
|
|
|
|
+#define EXYNOS5_IRQ_HDMI IRQ_SPI(95)
|
|
|
|
+#define EXYNOS5_IRQ_MFC IRQ_SPI(96)
|
|
|
|
+#define EXYNOS5_IRQ_AUDIO_SS IRQ_SPI(97)
|
|
|
|
+#define EXYNOS5_IRQ_I2S0 IRQ_SPI(98)
|
|
|
|
+#define EXYNOS5_IRQ_I2S1 IRQ_SPI(99)
|
|
|
|
+#define EXYNOS5_IRQ_I2S2 IRQ_SPI(100)
|
|
|
|
+#define EXYNOS5_IRQ_AC97 IRQ_SPI(101)
|
|
|
|
+#define EXYNOS5_IRQ_PCM0 IRQ_SPI(102)
|
|
|
|
+#define EXYNOS5_IRQ_PCM1 IRQ_SPI(103)
|
|
|
|
+#define EXYNOS5_IRQ_PCM2 IRQ_SPI(104)
|
|
|
|
+#define EXYNOS5_IRQ_SPDIF IRQ_SPI(105)
|
|
|
|
+#define EXYNOS5_IRQ_ADC0 IRQ_SPI(106)
|
|
|
|
+#define EXYNOS5_IRQ_ADC1 IRQ_SPI(107)
|
|
|
|
+#define EXYNOS5_IRQ_SATA_PHY IRQ_SPI(108)
|
|
|
|
+#define EXYNOS5_IRQ_SATA_PMEMREQ IRQ_SPI(109)
|
|
|
|
+#define EXYNOS5_IRQ_CAM_C IRQ_SPI(110)
|
|
|
|
+#define EXYNOS5_IRQ_EAGLE_PMU IRQ_SPI(111)
|
|
|
|
+#define EXYNOS5_IRQ_INTFEEDCTRL_SSS IRQ_SPI(112)
|
|
|
|
+#define EXYNOS5_IRQ_DP1_INTP1 IRQ_SPI(113)
|
|
|
|
+#define EXYNOS5_IRQ_CEC IRQ_SPI(114)
|
|
|
|
+#define EXYNOS5_IRQ_SATA IRQ_SPI(115)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_MCT_L0 IRQ_SPI(120)
|
|
|
|
+#define EXYNOS5_IRQ_MCT_L1 IRQ_SPI(121)
|
|
|
|
+#define EXYNOS5_IRQ_MMC44 IRQ_SPI(123)
|
|
|
|
+#define EXYNOS5_IRQ_MDMA1 IRQ_SPI(124)
|
|
|
|
+#define EXYNOS5_IRQ_FIMC_LITE0 IRQ_SPI(125)
|
|
|
|
+#define EXYNOS5_IRQ_FIMC_LITE1 IRQ_SPI(126)
|
|
|
|
+#define EXYNOS5_IRQ_RP_TIMER IRQ_SPI(127)
|
|
|
|
+
|
|
|
|
+/* EXYNOS5440 */
|
|
|
|
+
|
|
|
|
+#define EXYNOS5440_IRQ_UART0 IRQ_SPI(2)
|
|
|
|
+#define EXYNOS5440_IRQ_UART1 IRQ_SPI(3)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_PMU COMBINER_IRQ(1, 2)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC0_0 COMBINER_IRQ(2, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC0_1 COMBINER_IRQ(2, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC1_0 COMBINER_IRQ(2, 2)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC1_1 COMBINER_IRQ(2, 3)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC2_0 COMBINER_IRQ(2, 4)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC2_1 COMBINER_IRQ(2, 5)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC3_0 COMBINER_IRQ(2, 6)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_GSC3_1 COMBINER_IRQ(2, 7)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_LITE2_0 COMBINER_IRQ(3, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_LITE2_1 COMBINER_IRQ(3, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_FIMD1_0 COMBINER_IRQ(3, 2)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_FIMD1_1 COMBINER_IRQ(3, 3)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_LITE0_0 COMBINER_IRQ(3, 4)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_LITE0_1 COMBINER_IRQ(3, 5)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_SCALERPISP_0 COMBINER_IRQ(3, 6)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_SCALERPISP_1 COMBINER_IRQ(3, 7)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ROTATOR_0 COMBINER_IRQ(4, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ROTATOR_1 COMBINER_IRQ(4, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_JPEG_0 COMBINER_IRQ(4, 2)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_JPEG_1 COMBINER_IRQ(4, 3)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_FD_0 COMBINER_IRQ(5, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_FD_1 COMBINER_IRQ(5, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_SCALERCISP_0 COMBINER_IRQ(5, 2)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_SCALERCISP_1 COMBINER_IRQ(5, 3)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MCUISP_0 COMBINER_IRQ(5, 4)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MCUISP_1 COMBINER_IRQ(5, 5)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_3DNR_0 COMBINER_IRQ(5, 6)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_3DNR_1 COMBINER_IRQ(5, 7)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ARM_0 COMBINER_IRQ(6, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ARM_1 COMBINER_IRQ(6, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MFC_R_0 COMBINER_IRQ(6, 2)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MFC_R_1 COMBINER_IRQ(6, 3)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_RTIC_0 COMBINER_IRQ(6, 4)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_RTIC_1 COMBINER_IRQ(6, 5)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_SSS_0 COMBINER_IRQ(6, 6)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_SSS_1 COMBINER_IRQ(6, 7)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MDMA0_0 COMBINER_IRQ(7, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MDMA0_1 COMBINER_IRQ(7, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MDMA1_0 COMBINER_IRQ(7, 2)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MDMA1_1 COMBINER_IRQ(7, 3)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_TV_0 COMBINER_IRQ(7, 4)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_TV_1 COMBINER_IRQ(7, 5)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MFC_L_0 COMBINER_IRQ(8, 5)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_MFC_L_1 COMBINER_IRQ(8, 6)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_DIS1_0 COMBINER_IRQ(9, 4)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_DIS1_1 COMBINER_IRQ(9, 5)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_DP COMBINER_IRQ(10, 3)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_DIS0_0 COMBINER_IRQ(10, 4)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_DIS0_1 COMBINER_IRQ(10, 5)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ISP_0 COMBINER_IRQ(10, 6)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ISP_1 COMBINER_IRQ(10, 7)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ODC_0 COMBINER_IRQ(11, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_ODC_1 COMBINER_IRQ(11, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_DRC_0 COMBINER_IRQ(11, 6)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_DRC_1 COMBINER_IRQ(11, 7)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_MDMA1_ABORT COMBINER_IRQ(13, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_MDMA0_ABORT COMBINER_IRQ(15, 3)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_FIMD1_FIFO COMBINER_IRQ(18, 4)
|
|
|
|
+#define EXYNOS5_IRQ_FIMD1_VSYNC COMBINER_IRQ(18, 5)
|
|
|
|
+#define EXYNOS5_IRQ_FIMD1_SYSTEM COMBINER_IRQ(18, 6)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_ARMIOP_GIC COMBINER_IRQ(19, 0)
|
|
|
|
+#define EXYNOS5_IRQ_ARMISP_GIC COMBINER_IRQ(19, 1)
|
|
|
|
+#define EXYNOS5_IRQ_IOP_GIC COMBINER_IRQ(19, 3)
|
|
|
|
+#define EXYNOS5_IRQ_ISP_GIC COMBINER_IRQ(19, 4)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_PMU_CPU1 COMBINER_IRQ(22, 4)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT0 COMBINER_IRQ(23, 0)
|
|
|
|
+#define EXYNOS5_IRQ_MCT_G0 COMBINER_IRQ(23, 3)
|
|
|
|
+#define EXYNOS5_IRQ_MCT_G1 COMBINER_IRQ(23, 4)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT1 COMBINER_IRQ(24, 0)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_LITE1_0 COMBINER_IRQ(24, 1)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_LITE1_1 COMBINER_IRQ(24, 2)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_2D_0 COMBINER_IRQ(24, 5)
|
|
|
|
+#define EXYNOS5_IRQ_SYSMMU_2D_1 COMBINER_IRQ(24, 6)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT2 COMBINER_IRQ(25, 0)
|
|
|
|
+#define EXYNOS5_IRQ_EINT3 COMBINER_IRQ(25, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT4 COMBINER_IRQ(26, 0)
|
|
|
|
+#define EXYNOS5_IRQ_EINT5 COMBINER_IRQ(26, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT6 COMBINER_IRQ(27, 0)
|
|
|
|
+#define EXYNOS5_IRQ_EINT7 COMBINER_IRQ(27, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT8 COMBINER_IRQ(28, 0)
|
|
|
|
+#define EXYNOS5_IRQ_EINT9 COMBINER_IRQ(28, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT10 COMBINER_IRQ(29, 0)
|
|
|
|
+#define EXYNOS5_IRQ_EINT11 COMBINER_IRQ(29, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT12 COMBINER_IRQ(30, 0)
|
|
|
|
+#define EXYNOS5_IRQ_EINT13 COMBINER_IRQ(30, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_EINT14 COMBINER_IRQ(31, 0)
|
|
|
|
+#define EXYNOS5_IRQ_EINT15 COMBINER_IRQ(31, 1)
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_MAX_COMBINER_NR 32
|
|
|
|
+
|
|
|
|
+#define EXYNOS5_IRQ_GPIO1_NR_GROUPS 14
|
|
|
|
+#define EXYNOS5_IRQ_GPIO2_NR_GROUPS 9
|
|
|
|
+#define EXYNOS5_IRQ_GPIO3_NR_GROUPS 5
|
|
|
|
+#define EXYNOS5_IRQ_GPIO4_NR_GROUPS 1
|
|
|
|
+
|
|
|
|
+#define MAX_COMBINER_NR (EXYNOS4_MAX_COMBINER_NR > EXYNOS5_MAX_COMBINER_NR ? \
|
|
|
|
+ EXYNOS4_MAX_COMBINER_NR : EXYNOS5_MAX_COMBINER_NR)
|
|
|
|
+
|
|
|
|
+#define S5P_EINT_BASE1 COMBINER_IRQ(MAX_COMBINER_NR, 0)
|
|
|
|
+#define S5P_EINT_BASE2 (S5P_EINT_BASE1 + 16)
|
|
|
|
+#define S5P_GPIOINT_BASE (S5P_EINT_BASE1 + 32)
|
|
|
|
+#define IRQ_GPIO_END (S5P_GPIOINT_BASE + S5P_GPIOINT_COUNT)
|
|
|
|
+#define IRQ_TIMER_BASE (IRQ_GPIO_END + 64)
|
|
|
|
+
|
|
|
|
+/* Set the default NR_IRQS */
|
|
|
|
+
|
|
|
|
+#define NR_IRQS (IRQ_TIMER_BASE + IRQ_TIMER_COUNT)
|
|
|
|
+
|
|
|
|
+#endif /* __ASM_ARCH_IRQS_H */
|