|
@@ -2334,3 +2334,81 @@ static struct pinmux_cfg_reg pinmux_config_regs[] = {
|
|
|
2, 2, 1, 1, 1, 1, 2, 2) {
|
|
|
/* IP9_31_30 [2] */
|
|
|
0, 0, 0, 0,
|
|
|
+ /* IP9_29_28 [2] */
|
|
|
+ FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
|
|
|
+ /* IP9_27_26 [2] */
|
|
|
+ FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
|
|
|
+ /* IP9_25_24 [2] */
|
|
|
+ FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
|
|
|
+ /* IP9_23_22 [2] */
|
|
|
+ FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
|
|
|
+ /* IP9_21_19 [3] */
|
|
|
+ FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
|
|
|
+ FN_TS_SDAT0, 0, 0, 0,
|
|
|
+ /* IP9_18_16 [3] */
|
|
|
+ FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
|
|
|
+ FN_TS_SPSYNC0, 0, 0, 0,
|
|
|
+ /* IP9_15_14 [2] */
|
|
|
+ FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
|
|
|
+ /* IP9_13_12 [2] */
|
|
|
+ FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
|
|
|
+ /* IP9_11_10 [2] */
|
|
|
+ FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
|
|
|
+ /* IP9_9_8 [2] */
|
|
|
+ FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
|
|
|
+ /* IP9_7 [1] */
|
|
|
+ FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
|
|
|
+ /* IP9_6 [1] */
|
|
|
+ FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
|
|
|
+ /* IP9_5 [1] */
|
|
|
+ FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
|
|
|
+ /* IP9_4 [1] */
|
|
|
+ FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
|
|
|
+ /* IP9_3_2 [2] */
|
|
|
+ FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
|
|
|
+ /* IP9_1_0 [2] */
|
|
|
+ FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
|
|
|
+ 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
|
|
|
+ /* IP10_31_29 [3] */
|
|
|
+ FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
|
|
|
+ FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
|
|
|
+ /* IP10_28_26 [3] */
|
|
|
+ FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
|
|
|
+ FN_PWMFSW0_E, 0, 0, 0,
|
|
|
+ /* IP10_25_24 [2] */
|
|
|
+ FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
|
|
|
+ /* IP10_23_21 [3] */
|
|
|
+ FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
|
|
|
+ FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
|
|
|
+ /* IP10_20_18 [3] */
|
|
|
+ FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
|
|
|
+ FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
|
|
|
+ /* IP10_17_15 [3] */
|
|
|
+ FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
|
|
|
+ FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
|
|
|
+ /* IP10_14_12 [3] */
|
|
|
+ FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
|
|
|
+ FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
|
|
|
+ /* IP10_11_9 [3] */
|
|
|
+ FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
|
|
|
+ FN_ARM_TRACEDATA_13, 0, 0, 0,
|
|
|
+ /* IP10_8_6 [3] */
|
|
|
+ FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
|
|
|
+ FN_ARM_TRACEDATA_12, 0, 0, 0,
|
|
|
+ /* IP10_5_3 [3] */
|
|
|
+ FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
|
|
|
+ FN_DACK0_C, FN_DRACK0_C, 0, 0,
|
|
|
+ /* IP10_2_0 [3] */
|
|
|
+ FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
|
|
|
+ FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
|
|
|
+ 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
|
|
|
+ /* IP11_31_30 [2] */
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP11_29_27 [3] */
|
|
|
+ FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
|
|
|
+ FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
|
|
|
+ /* IP11_26_24 [3] */
|