|
@@ -0,0 +1,183 @@
|
|
|
+#ifndef _M32102_H_
|
|
|
+#define _M32102_H_
|
|
|
+
|
|
|
+/*
|
|
|
+ * Renesas M32R 32102 group
|
|
|
+ *
|
|
|
+ * Copyright (c) 2001 Hitoshi Yamamoto
|
|
|
+ * Copyright (c) 2003, 2004 Renesas Technology Corp.
|
|
|
+ */
|
|
|
+
|
|
|
+/*======================================================================*
|
|
|
+ * Special Function Register
|
|
|
+ *======================================================================*/
|
|
|
+#if !defined(CONFIG_CHIP_M32104)
|
|
|
+#define M32R_SFR_OFFSET (0x00E00000) /* 0x00E00000-0x00EFFFFF 1[MB] */
|
|
|
+#else
|
|
|
+#define M32R_SFR_OFFSET (0x00700000) /* 0x00700000-0x007FFFFF 1[MB] */
|
|
|
+#endif
|
|
|
+
|
|
|
+/*
|
|
|
+ * Clock and Power Management registers.
|
|
|
+ */
|
|
|
+#define M32R_CPM_OFFSET (0x000F4000+M32R_SFR_OFFSET)
|
|
|
+
|
|
|
+#define M32R_CPM_CPUCLKCR_PORTL (0x00+M32R_CPM_OFFSET)
|
|
|
+#define M32R_CPM_CLKMOD_PORTL (0x04+M32R_CPM_OFFSET)
|
|
|
+#define M32R_CPM_PLLCR_PORTL (0x08+M32R_CPM_OFFSET)
|
|
|
+
|
|
|
+/*
|
|
|
+ * DMA Controller registers.
|
|
|
+ */
|
|
|
+#define M32R_DMA_OFFSET (0x000F8000+M32R_SFR_OFFSET)
|
|
|
+
|
|
|
+#define M32R_DMAEN_PORTL (0x000+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMAISTS_PORTL (0x004+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMAEDET_PORTL (0x008+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMAASTS_PORTL (0x00c+M32R_DMA_OFFSET)
|
|
|
+
|
|
|
+#define M32R_DMA0CR0_PORTL (0x100+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA0CR1_PORTL (0x104+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA0CSA_PORTL (0x108+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA0RSA_PORTL (0x10c+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA0CDA_PORTL (0x110+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA0RDA_PORTL (0x114+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA0CBCUT_PORTL (0x118+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA0RBCUT_PORTL (0x11c+M32R_DMA_OFFSET)
|
|
|
+
|
|
|
+#define M32R_DMA1CR0_PORTL (0x200+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA1CR1_PORTL (0x204+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA1CSA_PORTL (0x208+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA1RSA_PORTL (0x20c+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA1CDA_PORTL (0x210+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA1RDA_PORTL (0x214+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA1CBCUT_PORTL (0x218+M32R_DMA_OFFSET)
|
|
|
+#define M32R_DMA1RBCUT_PORTL (0x21c+M32R_DMA_OFFSET)
|
|
|
+
|
|
|
+/*
|
|
|
+ * Multi Function Timer registers.
|
|
|
+ */
|
|
|
+#define M32R_MFT_OFFSET (0x000FC000+M32R_SFR_OFFSET)
|
|
|
+
|
|
|
+#define M32R_MFTCR_PORTL (0x000+M32R_MFT_OFFSET) /* MFT control */
|
|
|
+#define M32R_MFTRPR_PORTL (0x004+M32R_MFT_OFFSET) /* MFT real port */
|
|
|
+
|
|
|
+#define M32R_MFT0_OFFSET (0x100+M32R_MFT_OFFSET)
|
|
|
+#define M32R_MFT0MOD_PORTL (0x00+M32R_MFT0_OFFSET) /* MFT0 mode */
|
|
|
+#define M32R_MFT0BOS_PORTL (0x04+M32R_MFT0_OFFSET) /* MFT0 b-port output status */
|
|
|
+#define M32R_MFT0CUT_PORTL (0x08+M32R_MFT0_OFFSET) /* MFT0 count */
|
|
|
+#define M32R_MFT0RLD_PORTL (0x0C+M32R_MFT0_OFFSET) /* MFT0 reload */
|
|
|
+#define M32R_MFT0CMPRLD_PORTL (0x10+M32R_MFT0_OFFSET) /* MFT0 compare reload */
|
|
|
+
|
|
|
+#define M32R_MFT1_OFFSET (0x200+M32R_MFT_OFFSET)
|
|
|
+#define M32R_MFT1MOD_PORTL (0x00+M32R_MFT1_OFFSET) /* MFT1 mode */
|
|
|
+#define M32R_MFT1BOS_PORTL (0x04+M32R_MFT1_OFFSET) /* MFT1 b-port output status */
|
|
|
+#define M32R_MFT1CUT_PORTL (0x08+M32R_MFT1_OFFSET) /* MFT1 count */
|
|
|
+#define M32R_MFT1RLD_PORTL (0x0C+M32R_MFT1_OFFSET) /* MFT1 reload */
|
|
|
+#define M32R_MFT1CMPRLD_PORTL (0x10+M32R_MFT1_OFFSET) /* MFT1 compare reload */
|
|
|
+
|
|
|
+#define M32R_MFT2_OFFSET (0x300+M32R_MFT_OFFSET)
|
|
|
+#define M32R_MFT2MOD_PORTL (0x00+M32R_MFT2_OFFSET) /* MFT2 mode */
|
|
|
+#define M32R_MFT2BOS_PORTL (0x04+M32R_MFT2_OFFSET) /* MFT2 b-port output status */
|
|
|
+#define M32R_MFT2CUT_PORTL (0x08+M32R_MFT2_OFFSET) /* MFT2 count */
|
|
|
+#define M32R_MFT2RLD_PORTL (0x0C+M32R_MFT2_OFFSET) /* MFT2 reload */
|
|
|
+#define M32R_MFT2CMPRLD_PORTL (0x10+M32R_MFT2_OFFSET) /* MFT2 compare reload */
|
|
|
+
|
|
|
+#define M32R_MFT3_OFFSET (0x400+M32R_MFT_OFFSET)
|
|
|
+#define M32R_MFT3MOD_PORTL (0x00+M32R_MFT3_OFFSET) /* MFT3 mode */
|
|
|
+#define M32R_MFT3BOS_PORTL (0x04+M32R_MFT3_OFFSET) /* MFT3 b-port output status */
|
|
|
+#define M32R_MFT3CUT_PORTL (0x08+M32R_MFT3_OFFSET) /* MFT3 count */
|
|
|
+#define M32R_MFT3RLD_PORTL (0x0C+M32R_MFT3_OFFSET) /* MFT3 reload */
|
|
|
+#define M32R_MFT3CMPRLD_PORTL (0x10+M32R_MFT3_OFFSET) /* MFT3 compare reload */
|
|
|
+
|
|
|
+#define M32R_MFT4_OFFSET (0x500+M32R_MFT_OFFSET)
|
|
|
+#define M32R_MFT4MOD_PORTL (0x00+M32R_MFT4_OFFSET) /* MFT4 mode */
|
|
|
+#define M32R_MFT4BOS_PORTL (0x04+M32R_MFT4_OFFSET) /* MFT4 b-port output status */
|
|
|
+#define M32R_MFT4CUT_PORTL (0x08+M32R_MFT4_OFFSET) /* MFT4 count */
|
|
|
+#define M32R_MFT4RLD_PORTL (0x0C+M32R_MFT4_OFFSET) /* MFT4 reload */
|
|
|
+#define M32R_MFT4CMPRLD_PORTL (0x10+M32R_MFT4_OFFSET) /* MFT4 compare reload */
|
|
|
+
|
|
|
+#define M32R_MFT5_OFFSET (0x600+M32R_MFT_OFFSET)
|
|
|
+#define M32R_MFT5MOD_PORTL (0x00+M32R_MFT5_OFFSET) /* MFT4 mode */
|
|
|
+#define M32R_MFT5BOS_PORTL (0x04+M32R_MFT5_OFFSET) /* MFT4 b-port output status */
|
|
|
+#define M32R_MFT5CUT_PORTL (0x08+M32R_MFT5_OFFSET) /* MFT4 count */
|
|
|
+#define M32R_MFT5RLD_PORTL (0x0C+M32R_MFT5_OFFSET) /* MFT4 reload */
|
|
|
+#define M32R_MFT5CMPRLD_PORTL (0x10+M32R_MFT5_OFFSET) /* MFT4 compare reload */
|
|
|
+
|
|
|
+#if (defined(CONFIG_CHIP_M32700) && !defined(CONFIG_PLAT_MAPPI2)) \
|
|
|
+ || defined(CONFIG_CHIP_M32104)
|
|
|
+#define M32R_MFTCR_MFT0MSK (1UL<<31) /* b0 */
|
|
|
+#define M32R_MFTCR_MFT1MSK (1UL<<30) /* b1 */
|
|
|
+#define M32R_MFTCR_MFT2MSK (1UL<<29) /* b2 */
|
|
|
+#define M32R_MFTCR_MFT3MSK (1UL<<28) /* b3 */
|
|
|
+#define M32R_MFTCR_MFT4MSK (1UL<<27) /* b4 */
|
|
|
+#define M32R_MFTCR_MFT5MSK (1UL<<26) /* b5 */
|
|
|
+#define M32R_MFTCR_MFT0EN (1UL<<23) /* b8 */
|
|
|
+#define M32R_MFTCR_MFT1EN (1UL<<22) /* b9 */
|
|
|
+#define M32R_MFTCR_MFT2EN (1UL<<21) /* b10 */
|
|
|
+#define M32R_MFTCR_MFT3EN (1UL<<20) /* b11 */
|
|
|
+#define M32R_MFTCR_MFT4EN (1UL<<19) /* b12 */
|
|
|
+#define M32R_MFTCR_MFT5EN (1UL<<18) /* b13 */
|
|
|
+#else
|
|
|
+#define M32R_MFTCR_MFT0MSK (1UL<<15) /* b16 */
|
|
|
+#define M32R_MFTCR_MFT1MSK (1UL<<14) /* b17 */
|
|
|
+#define M32R_MFTCR_MFT2MSK (1UL<<13) /* b18 */
|
|
|
+#define M32R_MFTCR_MFT3MSK (1UL<<12) /* b19 */
|
|
|
+#define M32R_MFTCR_MFT4MSK (1UL<<11) /* b20 */
|
|
|
+#define M32R_MFTCR_MFT5MSK (1UL<<10) /* b21 */
|
|
|
+#define M32R_MFTCR_MFT0EN (1UL<<7) /* b24 */
|
|
|
+#define M32R_MFTCR_MFT1EN (1UL<<6) /* b25 */
|
|
|
+#define M32R_MFTCR_MFT2EN (1UL<<5) /* b26 */
|
|
|
+#define M32R_MFTCR_MFT3EN (1UL<<4) /* b27 */
|
|
|
+#define M32R_MFTCR_MFT4EN (1UL<<3) /* b28 */
|
|
|
+#define M32R_MFTCR_MFT5EN (1UL<<2) /* b29 */
|
|
|
+#endif
|
|
|
+
|
|
|
+#define M32R_MFTMOD_CC_MASK (1UL<<15) /* b16 */
|
|
|
+#define M32R_MFTMOD_TCCR (1UL<<13) /* b18 */
|
|
|
+#define M32R_MFTMOD_GTSEL000 (0UL<<8) /* b21-23 : 000 */
|
|
|
+#define M32R_MFTMOD_GTSEL001 (1UL<<8) /* b21-23 : 001 */
|
|
|
+#define M32R_MFTMOD_GTSEL010 (2UL<<8) /* b21-23 : 010 */
|
|
|
+#define M32R_MFTMOD_GTSEL011 (3UL<<8) /* b21-23 : 011 */
|
|
|
+#define M32R_MFTMOD_GTSEL110 (6UL<<8) /* b21-23 : 110 */
|
|
|
+#define M32R_MFTMOD_GTSEL111 (7UL<<8) /* b21-23 : 111 */
|
|
|
+#define M32R_MFTMOD_CMSEL (1UL<<3) /* b28 */
|
|
|
+#define M32R_MFTMOD_CSSEL000 (0UL<<0) /* b29-b31 : 000 */
|
|
|
+#define M32R_MFTMOD_CSSEL001 (1UL<<0) /* b29-b31 : 001 */
|
|
|
+#define M32R_MFTMOD_CSSEL010 (2UL<<0) /* b29-b31 : 010 */
|
|
|
+#define M32R_MFTMOD_CSSEL011 (3UL<<0) /* b29-b31 : 011 */
|
|
|
+#define M32R_MFTMOD_CSSEL100 (4UL<<0) /* b29-b31 : 100 */
|
|
|
+#define M32R_MFTMOD_CSSEL110 (6UL<<0) /* b29-b31 : 110 */
|
|
|
+
|
|
|
+/*
|
|
|
+ * Serial I/O registers.
|
|
|
+ */
|
|
|
+#define M32R_SIO_OFFSET (0x000FD000+M32R_SFR_OFFSET)
|
|
|
+
|
|
|
+#define M32R_SIO0_CR_PORTL (0x000+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_MOD0_PORTL (0x004+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_MOD1_PORTL (0x008+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_STS_PORTL (0x00C+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_TRCR_PORTL (0x010+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_BAUR_PORTL (0x014+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_RBAUR_PORTL (0x018+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_TXB_PORTL (0x01C+M32R_SIO_OFFSET)
|
|
|
+#define M32R_SIO0_RXB_PORTL (0x020+M32R_SIO_OFFSET)
|
|
|
+
|
|
|
+/*
|
|
|
+ * Interrupt Control Unit registers.
|
|
|
+ */
|
|
|
+#define M32R_ICU_OFFSET (0x000FF000+M32R_SFR_OFFSET)
|
|
|
+#define M32R_ICU_ISTS_PORTL (0x004+M32R_ICU_OFFSET)
|
|
|
+#define M32R_ICU_IREQ0_PORTL (0x008+M32R_ICU_OFFSET)
|
|
|
+#define M32R_ICU_IREQ1_PORTL (0x00C+M32R_ICU_OFFSET)
|
|
|
+#define M32R_ICU_SBICR_PORTL (0x018+M32R_ICU_OFFSET)
|
|
|
+#define M32R_ICU_IMASK_PORTL (0x01C+M32R_ICU_OFFSET)
|
|
|
+#define M32R_ICU_CR1_PORTL (0x200+M32R_ICU_OFFSET) /* INT0 */
|
|
|
+#define M32R_ICU_CR2_PORTL (0x204+M32R_ICU_OFFSET) /* INT1 */
|
|
|
+#define M32R_ICU_CR3_PORTL (0x208+M32R_ICU_OFFSET) /* INT2 */
|
|
|
+#define M32R_ICU_CR4_PORTL (0x20C+M32R_ICU_OFFSET) /* INT3 */
|
|
|
+#define M32R_ICU_CR5_PORTL (0x210+M32R_ICU_OFFSET) /* INT4 */
|
|
|
+#define M32R_ICU_CR6_PORTL (0x214+M32R_ICU_OFFSET) /* INT5 */
|
|
|
+#define M32R_ICU_CR7_PORTL (0x218+M32R_ICU_OFFSET) /* INT6 */
|
|
|
+#define M32R_ICU_CR8_PORTL (0x219+M32R_ICU_OFFSET) /* INT7 */
|