|
@@ -481,3 +481,53 @@ static int omap_pm_read_proc(
|
|
|
|
|
|
if (virtual_start == 0) {
|
|
|
g_read_completed = 0;
|
|
|
+
|
|
|
+ my_buffer_offset += sprintf(my_base + my_buffer_offset,
|
|
|
+ "ARM_CKCTL_REG: 0x%-8x \n"
|
|
|
+ "ARM_IDLECT1_REG: 0x%-8x \n"
|
|
|
+ "ARM_IDLECT2_REG: 0x%-8x \n"
|
|
|
+ "ARM_IDLECT3_REG: 0x%-8x \n"
|
|
|
+ "ARM_EWUPCT_REG: 0x%-8x \n"
|
|
|
+ "ARM_RSTCT1_REG: 0x%-8x \n"
|
|
|
+ "ARM_RSTCT2_REG: 0x%-8x \n"
|
|
|
+ "ARM_SYSST_REG: 0x%-8x \n"
|
|
|
+ "ULPD_IT_STATUS_REG: 0x%-4x \n"
|
|
|
+ "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
|
|
|
+ "ULPD_SOFT_REQ_REG: 0x%-4x \n"
|
|
|
+ "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
|
|
|
+ "ULPD_STATUS_REQ_REG: 0x%-4x \n"
|
|
|
+ "ULPD_POWER_CTRL_REG: 0x%-4x \n",
|
|
|
+ ARM_SHOW(ARM_CKCTL),
|
|
|
+ ARM_SHOW(ARM_IDLECT1),
|
|
|
+ ARM_SHOW(ARM_IDLECT2),
|
|
|
+ ARM_SHOW(ARM_IDLECT3),
|
|
|
+ ARM_SHOW(ARM_EWUPCT),
|
|
|
+ ARM_SHOW(ARM_RSTCT1),
|
|
|
+ ARM_SHOW(ARM_RSTCT2),
|
|
|
+ ARM_SHOW(ARM_SYSST),
|
|
|
+ ULPD_SHOW(ULPD_IT_STATUS),
|
|
|
+ ULPD_SHOW(ULPD_CLOCK_CTRL),
|
|
|
+ ULPD_SHOW(ULPD_SOFT_REQ),
|
|
|
+ ULPD_SHOW(ULPD_DPLL_CTRL),
|
|
|
+ ULPD_SHOW(ULPD_STATUS_REQ),
|
|
|
+ ULPD_SHOW(ULPD_POWER_CTRL));
|
|
|
+
|
|
|
+ if (cpu_is_omap7xx()) {
|
|
|
+ my_buffer_offset += sprintf(my_base + my_buffer_offset,
|
|
|
+ "MPUI7XX_CTRL_REG 0x%-8x \n"
|
|
|
+ "MPUI7XX_DSP_STATUS_REG: 0x%-8x \n"
|
|
|
+ "MPUI7XX_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
|
|
|
+ "MPUI7XX_DSP_API_CONFIG_REG: 0x%-8x \n"
|
|
|
+ "MPUI7XX_SDRAM_CONFIG_REG: 0x%-8x \n"
|
|
|
+ "MPUI7XX_EMIFS_CONFIG_REG: 0x%-8x \n",
|
|
|
+ MPUI7XX_SHOW(MPUI_CTRL),
|
|
|
+ MPUI7XX_SHOW(MPUI_DSP_STATUS),
|
|
|
+ MPUI7XX_SHOW(MPUI_DSP_BOOT_CONFIG),
|
|
|
+ MPUI7XX_SHOW(MPUI_DSP_API_CONFIG),
|
|
|
+ MPUI7XX_SHOW(EMIFF_SDRAM_CONFIG),
|
|
|
+ MPUI7XX_SHOW(EMIFS_CONFIG));
|
|
|
+ } else if (cpu_is_omap15xx()) {
|
|
|
+ my_buffer_offset += sprintf(my_base + my_buffer_offset,
|
|
|
+ "MPUI1510_CTRL_REG 0x%-8x \n"
|
|
|
+ "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
|
|
|
+ "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
|