|
@@ -767,3 +767,110 @@ static pinmux_enum_t pinmux_data[] = {
|
|
|
PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
|
|
|
PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
|
|
|
PINMUX_IPSR_DATA(IP1_20_19, PWM2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
|
|
|
+ PINMUX_IPSR_DATA(IP1_22_21, PWM3),
|
|
|
+ PINMUX_IPSR_DATA(IP1_22_21, TX4),
|
|
|
+ PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
|
|
|
+ PINMUX_IPSR_DATA(IP1_24_23, PWM4),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, HTX0),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, TX1),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, SDATA),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
|
|
|
+ PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
|
|
|
+
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
|
|
|
+ PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
|
|
|
+ PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
|
|
|
+ PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
|
|
|
+ PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
|
|
|
+ PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
|
|
|
+ PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, MTS),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, PWM5),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
|
|
|
+ PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_11_8, STM),
|
|
|
+ PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
|
|
|
+ PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
|
|
|
+ PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, MDATA),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
|
|
|
+ PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
|
|
|
+ PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
|
|
|
+ PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
|
|
|
+ PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
|
|
|
+ PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
|
|
|
+ PINMUX_IPSR_DATA(IP2_21_19, DACK0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
|
|
|
+ PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
|
|
|
+ PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
|
|
|
+ PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
|
|
|
+ PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
|
|
|
+ PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
|
|
|
+ PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
|
|
|
+ PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
|
|
|
+ PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
|
|
|
+ PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
|
|
|
+ PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
|
|
|
+ PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
|
|
|
+ PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
|
|
|
+ PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
|
|
|
+ PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
|
|
|
+ PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
|
|
|
+
|
|
|
+ PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
|
|
|
+ PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
|
|
|
+ PINMUX_IPSR_DATA(IP3_2_0, DACK1),
|
|
|
+ PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
|
|
|
+ PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
|
|
|
+ PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
|
|
|
+ PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
|
|
|
+ PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
|
|
|
+ PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
|
|
|
+ PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
|
|
|
+ PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
|
|
|
+ PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
|
|
|
+ PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
|
|
|
+ PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
|
|
|
+ PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
|
|
|
+ PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
|
|
|
+ PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
|