|
@@ -995,3 +995,136 @@
|
|
|
#define OMAP4_USB2PHY_MCPCMODEEN_MASK (1 << 11)
|
|
|
#define OMAP4_USB2PHY_RESETDONEMCLK_SHIFT 10
|
|
|
#define OMAP4_USB2PHY_RESETDONEMCLK_MASK (1 << 10)
|
|
|
+#define OMAP4_USB2PHY_UTMIRESETDONE_SHIFT 9
|
|
|
+#define OMAP4_USB2PHY_UTMIRESETDONE_MASK (1 << 9)
|
|
|
+#define OMAP4_USB2PHY_TXBITSTUFFENABLE_SHIFT 8
|
|
|
+#define OMAP4_USB2PHY_TXBITSTUFFENABLE_MASK (1 << 8)
|
|
|
+#define OMAP4_USB2PHY_DATAPOLARITYN_SHIFT 7
|
|
|
+#define OMAP4_USB2PHY_DATAPOLARITYN_MASK (1 << 7)
|
|
|
+#define OMAP4_USBDPLL_FREQLOCK_SHIFT 6
|
|
|
+#define OMAP4_USBDPLL_FREQLOCK_MASK (1 << 6)
|
|
|
+#define OMAP4_USB2PHY_RESETDONETCLK_SHIFT 5
|
|
|
+#define OMAP4_USB2PHY_RESETDONETCLK_MASK (1 << 5)
|
|
|
+
|
|
|
+/* CONTROL_I2C_1 */
|
|
|
+#define OMAP4_HDMI_DDC_SDA_GLFENB_SHIFT 31
|
|
|
+#define OMAP4_HDMI_DDC_SDA_GLFENB_MASK (1 << 31)
|
|
|
+#define OMAP4_HDMI_DDC_SDA_LOAD_BITS_SHIFT 29
|
|
|
+#define OMAP4_HDMI_DDC_SDA_LOAD_BITS_MASK (0x3 << 29)
|
|
|
+#define OMAP4_HDMI_DDC_SDA_PULLUPRESX_SHIFT 28
|
|
|
+#define OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK (1 << 28)
|
|
|
+#define OMAP4_HDMI_DDC_SCL_GLFENB_SHIFT 27
|
|
|
+#define OMAP4_HDMI_DDC_SCL_GLFENB_MASK (1 << 27)
|
|
|
+#define OMAP4_HDMI_DDC_SCL_LOAD_BITS_SHIFT 25
|
|
|
+#define OMAP4_HDMI_DDC_SCL_LOAD_BITS_MASK (0x3 << 25)
|
|
|
+#define OMAP4_HDMI_DDC_SCL_PULLUPRESX_SHIFT 24
|
|
|
+#define OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK (1 << 24)
|
|
|
+#define OMAP4_HDMI_DDC_SDA_HSMODE_SHIFT 23
|
|
|
+#define OMAP4_HDMI_DDC_SDA_HSMODE_MASK (1 << 23)
|
|
|
+#define OMAP4_HDMI_DDC_SDA_NMODE_SHIFT 22
|
|
|
+#define OMAP4_HDMI_DDC_SDA_NMODE_MASK (1 << 22)
|
|
|
+#define OMAP4_HDMI_DDC_SCL_HSMODE_SHIFT 21
|
|
|
+#define OMAP4_HDMI_DDC_SCL_HSMODE_MASK (1 << 21)
|
|
|
+#define OMAP4_HDMI_DDC_SCL_NMODE_SHIFT 20
|
|
|
+#define OMAP4_HDMI_DDC_SCL_NMODE_MASK (1 << 20)
|
|
|
+
|
|
|
+/* CONTROL_MMC1 */
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP0_SHIFT 31
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP0_MASK (1 << 31)
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP1_SHIFT 30
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP1_MASK (1 << 30)
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP2_SHIFT 29
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP2_MASK (1 << 29)
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP3_SHIFT 28
|
|
|
+#define OMAP4_SDMMC1_PUSTRENGTH_GRP3_MASK (1 << 28)
|
|
|
+#define OMAP4_SDMMC1_DR0_SPEEDCTRL_SHIFT 27
|
|
|
+#define OMAP4_SDMMC1_DR0_SPEEDCTRL_MASK (1 << 27)
|
|
|
+#define OMAP4_SDMMC1_DR1_SPEEDCTRL_SHIFT 26
|
|
|
+#define OMAP4_SDMMC1_DR1_SPEEDCTRL_MASK (1 << 26)
|
|
|
+#define OMAP4_SDMMC1_DR2_SPEEDCTRL_SHIFT 25
|
|
|
+#define OMAP4_SDMMC1_DR2_SPEEDCTRL_MASK (1 << 25)
|
|
|
+#define OMAP4_USBC1_DR0_SPEEDCTRL_SHIFT 24
|
|
|
+#define OMAP4_USBC1_DR0_SPEEDCTRL_MASK (1 << 24)
|
|
|
+#define OMAP4_USB_FD_CDEN_SHIFT 23
|
|
|
+#define OMAP4_USB_FD_CDEN_MASK (1 << 23)
|
|
|
+#define OMAP4_USBC1_ICUSB_DP_PDDIS_SHIFT 22
|
|
|
+#define OMAP4_USBC1_ICUSB_DP_PDDIS_MASK (1 << 22)
|
|
|
+#define OMAP4_USBC1_ICUSB_DM_PDDIS_SHIFT 21
|
|
|
+#define OMAP4_USBC1_ICUSB_DM_PDDIS_MASK (1 << 21)
|
|
|
+
|
|
|
+/* CONTROL_HSI */
|
|
|
+#define OMAP4_HSI1_CALLOOP_SEL_SHIFT 31
|
|
|
+#define OMAP4_HSI1_CALLOOP_SEL_MASK (1 << 31)
|
|
|
+#define OMAP4_HSI1_CALMUX_SEL_SHIFT 30
|
|
|
+#define OMAP4_HSI1_CALMUX_SEL_MASK (1 << 30)
|
|
|
+#define OMAP4_HSI2_CALLOOP_SEL_SHIFT 29
|
|
|
+#define OMAP4_HSI2_CALLOOP_SEL_MASK (1 << 29)
|
|
|
+#define OMAP4_HSI2_CALMUX_SEL_SHIFT 28
|
|
|
+#define OMAP4_HSI2_CALMUX_SEL_MASK (1 << 28)
|
|
|
+
|
|
|
+/* CONTROL_USB */
|
|
|
+#define OMAP4_CARKIT_USBA0_ULPIPHY_DAT0_AUTO_EN_SHIFT 31
|
|
|
+#define OMAP4_CARKIT_USBA0_ULPIPHY_DAT0_AUTO_EN_MASK (1 << 31)
|
|
|
+#define OMAP4_CARKIT_USBA0_ULPIPHY_DAT1_AUTO_EN_SHIFT 30
|
|
|
+#define OMAP4_CARKIT_USBA0_ULPIPHY_DAT1_AUTO_EN_MASK (1 << 30)
|
|
|
+
|
|
|
+/* CONTROL_HDQ */
|
|
|
+#define OMAP4_HDQ_SIO_PWRDNZ_SHIFT 31
|
|
|
+#define OMAP4_HDQ_SIO_PWRDNZ_MASK (1 << 31)
|
|
|
+
|
|
|
+/* CONTROL_LPDDR2IO1_0 */
|
|
|
+#define OMAP4_LPDDR2IO1_GR4_SR_SHIFT 30
|
|
|
+#define OMAP4_LPDDR2IO1_GR4_SR_MASK (0x3 << 30)
|
|
|
+#define OMAP4_LPDDR2IO1_GR4_I_SHIFT 27
|
|
|
+#define OMAP4_LPDDR2IO1_GR4_I_MASK (0x7 << 27)
|
|
|
+#define OMAP4_LPDDR2IO1_GR4_WD_SHIFT 25
|
|
|
+#define OMAP4_LPDDR2IO1_GR4_WD_MASK (0x3 << 25)
|
|
|
+#define OMAP4_LPDDR2IO1_GR3_SR_SHIFT 22
|
|
|
+#define OMAP4_LPDDR2IO1_GR3_SR_MASK (0x3 << 22)
|
|
|
+#define OMAP4_LPDDR2IO1_GR3_I_SHIFT 19
|
|
|
+#define OMAP4_LPDDR2IO1_GR3_I_MASK (0x7 << 19)
|
|
|
+#define OMAP4_LPDDR2IO1_GR3_WD_SHIFT 17
|
|
|
+#define OMAP4_LPDDR2IO1_GR3_WD_MASK (0x3 << 17)
|
|
|
+#define OMAP4_LPDDR2IO1_GR2_SR_SHIFT 14
|
|
|
+#define OMAP4_LPDDR2IO1_GR2_SR_MASK (0x3 << 14)
|
|
|
+#define OMAP4_LPDDR2IO1_GR2_I_SHIFT 11
|
|
|
+#define OMAP4_LPDDR2IO1_GR2_I_MASK (0x7 << 11)
|
|
|
+#define OMAP4_LPDDR2IO1_GR2_WD_SHIFT 9
|
|
|
+#define OMAP4_LPDDR2IO1_GR2_WD_MASK (0x3 << 9)
|
|
|
+#define OMAP4_LPDDR2IO1_GR1_SR_SHIFT 6
|
|
|
+#define OMAP4_LPDDR2IO1_GR1_SR_MASK (0x3 << 6)
|
|
|
+#define OMAP4_LPDDR2IO1_GR1_I_SHIFT 3
|
|
|
+#define OMAP4_LPDDR2IO1_GR1_I_MASK (0x7 << 3)
|
|
|
+#define OMAP4_LPDDR2IO1_GR1_WD_SHIFT 1
|
|
|
+#define OMAP4_LPDDR2IO1_GR1_WD_MASK (0x3 << 1)
|
|
|
+
|
|
|
+/* CONTROL_LPDDR2IO1_1 */
|
|
|
+#define OMAP4_LPDDR2IO1_GR8_SR_SHIFT 30
|
|
|
+#define OMAP4_LPDDR2IO1_GR8_SR_MASK (0x3 << 30)
|
|
|
+#define OMAP4_LPDDR2IO1_GR8_I_SHIFT 27
|
|
|
+#define OMAP4_LPDDR2IO1_GR8_I_MASK (0x7 << 27)
|
|
|
+#define OMAP4_LPDDR2IO1_GR8_WD_SHIFT 25
|
|
|
+#define OMAP4_LPDDR2IO1_GR8_WD_MASK (0x3 << 25)
|
|
|
+#define OMAP4_LPDDR2IO1_GR7_SR_SHIFT 22
|
|
|
+#define OMAP4_LPDDR2IO1_GR7_SR_MASK (0x3 << 22)
|
|
|
+#define OMAP4_LPDDR2IO1_GR7_I_SHIFT 19
|
|
|
+#define OMAP4_LPDDR2IO1_GR7_I_MASK (0x7 << 19)
|
|
|
+#define OMAP4_LPDDR2IO1_GR7_WD_SHIFT 17
|
|
|
+#define OMAP4_LPDDR2IO1_GR7_WD_MASK (0x3 << 17)
|
|
|
+#define OMAP4_LPDDR2IO1_GR6_SR_SHIFT 14
|
|
|
+#define OMAP4_LPDDR2IO1_GR6_SR_MASK (0x3 << 14)
|
|
|
+#define OMAP4_LPDDR2IO1_GR6_I_SHIFT 11
|
|
|
+#define OMAP4_LPDDR2IO1_GR6_I_MASK (0x7 << 11)
|
|
|
+#define OMAP4_LPDDR2IO1_GR6_WD_SHIFT 9
|
|
|
+#define OMAP4_LPDDR2IO1_GR6_WD_MASK (0x3 << 9)
|
|
|
+#define OMAP4_LPDDR2IO1_GR5_SR_SHIFT 6
|
|
|
+#define OMAP4_LPDDR2IO1_GR5_SR_MASK (0x3 << 6)
|
|
|
+#define OMAP4_LPDDR2IO1_GR5_I_SHIFT 3
|
|
|
+#define OMAP4_LPDDR2IO1_GR5_I_MASK (0x7 << 3)
|
|
|
+#define OMAP4_LPDDR2IO1_GR5_WD_SHIFT 1
|
|
|
+#define OMAP4_LPDDR2IO1_GR5_WD_MASK (0x3 << 1)
|
|
|
+
|
|
|
+/* CONTROL_LPDDR2IO1_2 */
|
|
|
+#define OMAP4_LPDDR2IO1_GR11_SR_SHIFT 30
|
|
|
+#define OMAP4_LPDDR2IO1_GR11_SR_MASK (0x3 << 30)
|
|
|
+#define OMAP4_LPDDR2IO1_GR11_I_SHIFT 27
|