|
@@ -792,3 +792,167 @@ static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
|
|
|
|
|
|
static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
|
|
|
{ .role = "sys_clk", .clk = "dss_sys_clk" },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
|
|
|
+ .name = "dss_dsi1",
|
|
|
+ .class = &omap44xx_dsi_hwmod_class,
|
|
|
+ .clkdm_name = "l3_dss_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_dss_dsi1_irqs,
|
|
|
+ .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
|
|
|
+ .main_clk = "dss_dss_clk",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .opt_clks = dss_dsi1_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
|
|
|
+};
|
|
|
+
|
|
|
+/* dss_dsi2 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
|
|
|
+ { .irq = 84 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
|
|
|
+ { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
|
|
|
+ { .role = "sys_clk", .clk = "dss_sys_clk" },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
|
|
|
+ .name = "dss_dsi2",
|
|
|
+ .class = &omap44xx_dsi_hwmod_class,
|
|
|
+ .clkdm_name = "l3_dss_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_dss_dsi2_irqs,
|
|
|
+ .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
|
|
|
+ .main_clk = "dss_dss_clk",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .opt_clks = dss_dsi2_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
|
|
|
+};
|
|
|
+
|
|
|
+/*
|
|
|
+ * 'hdmi' class
|
|
|
+ * hdmi controller
|
|
|
+ */
|
|
|
+
|
|
|
+static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
|
|
|
+ .rev_offs = 0x0000,
|
|
|
+ .sysc_offs = 0x0010,
|
|
|
+ .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
|
|
|
+ SYSC_HAS_SOFTRESET),
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
+ SIDLE_SMART_WKUP),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type2,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
|
|
|
+ .name = "hdmi",
|
|
|
+ .sysc = &omap44xx_hdmi_sysc,
|
|
|
+};
|
|
|
+
|
|
|
+/* dss_hdmi */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
|
|
|
+ { .irq = 101 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
|
|
|
+ { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
|
|
|
+ { .role = "sys_clk", .clk = "dss_sys_clk" },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
|
|
|
+ .name = "dss_hdmi",
|
|
|
+ .class = &omap44xx_hdmi_hwmod_class,
|
|
|
+ .clkdm_name = "l3_dss_clkdm",
|
|
|
+ /*
|
|
|
+ * HDMI audio requires to use no-idle mode. Hence,
|
|
|
+ * set idle mode by software.
|
|
|
+ */
|
|
|
+ .flags = HWMOD_SWSUP_SIDLE,
|
|
|
+ .mpu_irqs = omap44xx_dss_hdmi_irqs,
|
|
|
+ .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
|
|
|
+ .main_clk = "dss_48mhz_clk",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .opt_clks = dss_hdmi_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
|
|
|
+};
|
|
|
+
|
|
|
+/*
|
|
|
+ * 'rfbi' class
|
|
|
+ * remote frame buffer interface
|
|
|
+ */
|
|
|
+
|
|
|
+static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
|
|
|
+ .rev_offs = 0x0000,
|
|
|
+ .sysc_offs = 0x0010,
|
|
|
+ .syss_offs = 0x0014,
|
|
|
+ .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
|
|
|
+ SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
|
|
|
+ .name = "rfbi",
|
|
|
+ .sysc = &omap44xx_rfbi_sysc,
|
|
|
+};
|
|
|
+
|
|
|
+/* dss_rfbi */
|
|
|
+static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
|
|
|
+ { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
|
|
|
+ { .role = "ick", .clk = "dss_fck" },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
|
|
|
+ .name = "dss_rfbi",
|
|
|
+ .class = &omap44xx_rfbi_hwmod_class,
|
|
|
+ .clkdm_name = "l3_dss_clkdm",
|
|
|
+ .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
|
|
|
+ .main_clk = "dss_dss_clk",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .opt_clks = dss_rfbi_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
|
|
|
+};
|
|
|
+
|
|
|
+/*
|
|
|
+ * 'venc' class
|
|
|
+ * video encoder
|
|
|
+ */
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
|
|
|
+ .name = "venc",
|
|
|
+};
|
|
|
+
|
|
|
+/* dss_venc */
|