|
@@ -1293,3 +1293,182 @@ static struct omap_hwmod_class_sysconfig am33xx_mcasp_sysc = {
|
|
};
|
|
};
|
|
|
|
|
|
static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {
|
|
static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {
|
|
|
|
+ .name = "mcasp",
|
|
|
|
+ .sysc = &am33xx_mcasp_sysc,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* mcasp0 */
|
|
|
|
+static struct omap_hwmod_irq_info am33xx_mcasp0_irqs[] = {
|
|
|
|
+ { .name = "ax", .irq = 80 + OMAP_INTC_START, },
|
|
|
|
+ { .name = "ar", .irq = 81 + OMAP_INTC_START, },
|
|
|
|
+ { .irq = -1 },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info am33xx_mcasp0_edma_reqs[] = {
|
|
|
|
+ { .name = "tx", .dma_req = 8, },
|
|
|
|
+ { .name = "rx", .dma_req = 9, },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod am33xx_mcasp0_hwmod = {
|
|
|
|
+ .name = "mcasp0",
|
|
|
|
+ .class = &am33xx_mcasp_hwmod_class,
|
|
|
|
+ .clkdm_name = "l3s_clkdm",
|
|
|
|
+ .mpu_irqs = am33xx_mcasp0_irqs,
|
|
|
|
+ .sdma_reqs = am33xx_mcasp0_edma_reqs,
|
|
|
|
+ .main_clk = "mcasp0_fck",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* mcasp1 */
|
|
|
|
+static struct omap_hwmod_irq_info am33xx_mcasp1_irqs[] = {
|
|
|
|
+ { .name = "ax", .irq = 82 + OMAP_INTC_START, },
|
|
|
|
+ { .name = "ar", .irq = 83 + OMAP_INTC_START, },
|
|
|
|
+ { .irq = -1 },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info am33xx_mcasp1_edma_reqs[] = {
|
|
|
|
+ { .name = "tx", .dma_req = 10, },
|
|
|
|
+ { .name = "rx", .dma_req = 11, },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod am33xx_mcasp1_hwmod = {
|
|
|
|
+ .name = "mcasp1",
|
|
|
|
+ .class = &am33xx_mcasp_hwmod_class,
|
|
|
|
+ .clkdm_name = "l3s_clkdm",
|
|
|
|
+ .mpu_irqs = am33xx_mcasp1_irqs,
|
|
|
|
+ .sdma_reqs = am33xx_mcasp1_edma_reqs,
|
|
|
|
+ .main_clk = "mcasp1_fck",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* 'mmc' class */
|
|
|
|
+static struct omap_hwmod_class_sysconfig am33xx_mmc_sysc = {
|
|
|
|
+ .rev_offs = 0x1fc,
|
|
|
|
+ .sysc_offs = 0x10,
|
|
|
|
+ .syss_offs = 0x14,
|
|
|
|
+ .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
+ SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
+ SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_class am33xx_mmc_hwmod_class = {
|
|
|
|
+ .name = "mmc",
|
|
|
|
+ .sysc = &am33xx_mmc_sysc,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* mmc0 */
|
|
|
|
+static struct omap_hwmod_irq_info am33xx_mmc0_irqs[] = {
|
|
|
|
+ { .irq = 64 + OMAP_INTC_START, },
|
|
|
|
+ { .irq = -1 },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info am33xx_mmc0_edma_reqs[] = {
|
|
|
|
+ { .name = "tx", .dma_req = 24, },
|
|
|
|
+ { .name = "rx", .dma_req = 25, },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_mmc_dev_attr am33xx_mmc0_dev_attr = {
|
|
|
|
+ .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod am33xx_mmc0_hwmod = {
|
|
|
|
+ .name = "mmc1",
|
|
|
|
+ .class = &am33xx_mmc_hwmod_class,
|
|
|
|
+ .clkdm_name = "l4ls_clkdm",
|
|
|
|
+ .mpu_irqs = am33xx_mmc0_irqs,
|
|
|
|
+ .sdma_reqs = am33xx_mmc0_edma_reqs,
|
|
|
|
+ .main_clk = "mmc_clk",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+ .dev_attr = &am33xx_mmc0_dev_attr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* mmc1 */
|
|
|
|
+static struct omap_hwmod_irq_info am33xx_mmc1_irqs[] = {
|
|
|
|
+ { .irq = 28 + OMAP_INTC_START, },
|
|
|
|
+ { .irq = -1 },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info am33xx_mmc1_edma_reqs[] = {
|
|
|
|
+ { .name = "tx", .dma_req = 2, },
|
|
|
|
+ { .name = "rx", .dma_req = 3, },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_mmc_dev_attr am33xx_mmc1_dev_attr = {
|
|
|
|
+ .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod am33xx_mmc1_hwmod = {
|
|
|
|
+ .name = "mmc2",
|
|
|
|
+ .class = &am33xx_mmc_hwmod_class,
|
|
|
|
+ .clkdm_name = "l4ls_clkdm",
|
|
|
|
+ .mpu_irqs = am33xx_mmc1_irqs,
|
|
|
|
+ .sdma_reqs = am33xx_mmc1_edma_reqs,
|
|
|
|
+ .main_clk = "mmc_clk",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+ .dev_attr = &am33xx_mmc1_dev_attr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* mmc2 */
|
|
|
|
+static struct omap_hwmod_irq_info am33xx_mmc2_irqs[] = {
|
|
|
|
+ { .irq = 29 + OMAP_INTC_START, },
|
|
|
|
+ { .irq = -1 },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_dma_info am33xx_mmc2_edma_reqs[] = {
|
|
|
|
+ { .name = "tx", .dma_req = 64, },
|
|
|
|
+ { .name = "rx", .dma_req = 65, },
|
|
|
|
+ { .dma_req = -1 }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_mmc_dev_attr am33xx_mmc2_dev_attr = {
|
|
|
|
+ .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
|
|
|
|
+};
|
|
|
|
+static struct omap_hwmod am33xx_mmc2_hwmod = {
|
|
|
|
+ .name = "mmc3",
|
|
|
|
+ .class = &am33xx_mmc_hwmod_class,
|
|
|
|
+ .clkdm_name = "l3s_clkdm",
|
|
|
|
+ .mpu_irqs = am33xx_mmc2_irqs,
|
|
|
|
+ .sdma_reqs = am33xx_mmc2_edma_reqs,
|
|
|
|
+ .main_clk = "mmc_clk",
|
|
|
|
+ .prcm = {
|
|
|
|
+ .omap4 = {
|
|
|
|
+ .clkctrl_offs = AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET,
|
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+ .dev_attr = &am33xx_mmc2_dev_attr,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * 'rtc' class
|
|
|
|
+ * rtc subsystem
|
|
|
|
+ */
|
|
|
|
+static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {
|
|
|
|
+ .rev_offs = 0x0074,
|
|
|
|
+ .sysc_offs = 0x0078,
|