|
@@ -97,3 +97,142 @@
|
|
|
/* Memory regions and CS */
|
|
|
#define MX27_SDRAM_BASE_ADDR 0xa0000000
|
|
|
#define MX27_CSD1_BASE_ADDR 0xb0000000
|
|
|
+
|
|
|
+#define MX27_CS0_BASE_ADDR 0xc0000000
|
|
|
+#define MX27_CS1_BASE_ADDR 0xc8000000
|
|
|
+#define MX27_CS2_BASE_ADDR 0xd0000000
|
|
|
+#define MX27_CS3_BASE_ADDR 0xd2000000
|
|
|
+#define MX27_CS4_BASE_ADDR 0xd4000000
|
|
|
+#define MX27_CS5_BASE_ADDR 0xd6000000
|
|
|
+
|
|
|
+/* NAND, SDRAM, WEIM, M3IF, EMI controllers */
|
|
|
+#define MX27_X_MEMC_BASE_ADDR 0xd8000000
|
|
|
+#define MX27_X_MEMC_SIZE SZ_1M
|
|
|
+#define MX27_NFC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR)
|
|
|
+#define MX27_SDRAMC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x1000)
|
|
|
+#define MX27_WEIM_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x2000)
|
|
|
+#define MX27_M3IF_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x3000)
|
|
|
+#define MX27_PCMCIA_CTL_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x4000)
|
|
|
+
|
|
|
+#define MX27_WEIM_CSCRx_BASE_ADDR(cs) (MX27_WEIM_BASE_ADDR + (cs) * 0x10)
|
|
|
+#define MX27_WEIM_CSCRxU(cs) (MX27_WEIM_CSCRx_BASE_ADDR(cs))
|
|
|
+#define MX27_WEIM_CSCRxL(cs) (MX27_WEIM_CSCRx_BASE_ADDR(cs) + 0x4)
|
|
|
+#define MX27_WEIM_CSCRxA(cs) (MX27_WEIM_CSCRx_BASE_ADDR(cs) + 0x8)
|
|
|
+
|
|
|
+#define MX27_PCMCIA_MEM_BASE_ADDR 0xdc000000
|
|
|
+
|
|
|
+/* IRAM */
|
|
|
+#define MX27_IRAM_BASE_ADDR 0xffff4c00 /* internal ram */
|
|
|
+
|
|
|
+#define MX27_IO_P2V(x) IMX_IO_P2V(x)
|
|
|
+#define MX27_IO_ADDRESS(x) IOMEM(MX27_IO_P2V(x))
|
|
|
+
|
|
|
+/* fixed interrupt numbers */
|
|
|
+#include <asm/irq.h>
|
|
|
+#define MX27_INT_I2C2 (NR_IRQS_LEGACY + 1)
|
|
|
+#define MX27_INT_GPT6 (NR_IRQS_LEGACY + 2)
|
|
|
+#define MX27_INT_GPT5 (NR_IRQS_LEGACY + 3)
|
|
|
+#define MX27_INT_GPT4 (NR_IRQS_LEGACY + 4)
|
|
|
+#define MX27_INT_RTIC (NR_IRQS_LEGACY + 5)
|
|
|
+#define MX27_INT_CSPI3 (NR_IRQS_LEGACY + 6)
|
|
|
+#define MX27_INT_SDHC (NR_IRQS_LEGACY + 7)
|
|
|
+#define MX27_INT_GPIO (NR_IRQS_LEGACY + 8)
|
|
|
+#define MX27_INT_SDHC3 (NR_IRQS_LEGACY + 9)
|
|
|
+#define MX27_INT_SDHC2 (NR_IRQS_LEGACY + 10)
|
|
|
+#define MX27_INT_SDHC1 (NR_IRQS_LEGACY + 11)
|
|
|
+#define MX27_INT_I2C1 (NR_IRQS_LEGACY + 12)
|
|
|
+#define MX27_INT_SSI2 (NR_IRQS_LEGACY + 13)
|
|
|
+#define MX27_INT_SSI1 (NR_IRQS_LEGACY + 14)
|
|
|
+#define MX27_INT_CSPI2 (NR_IRQS_LEGACY + 15)
|
|
|
+#define MX27_INT_CSPI1 (NR_IRQS_LEGACY + 16)
|
|
|
+#define MX27_INT_UART4 (NR_IRQS_LEGACY + 17)
|
|
|
+#define MX27_INT_UART3 (NR_IRQS_LEGACY + 18)
|
|
|
+#define MX27_INT_UART2 (NR_IRQS_LEGACY + 19)
|
|
|
+#define MX27_INT_UART1 (NR_IRQS_LEGACY + 20)
|
|
|
+#define MX27_INT_KPP (NR_IRQS_LEGACY + 21)
|
|
|
+#define MX27_INT_RTC (NR_IRQS_LEGACY + 22)
|
|
|
+#define MX27_INT_PWM (NR_IRQS_LEGACY + 23)
|
|
|
+#define MX27_INT_GPT3 (NR_IRQS_LEGACY + 24)
|
|
|
+#define MX27_INT_GPT2 (NR_IRQS_LEGACY + 25)
|
|
|
+#define MX27_INT_GPT1 (NR_IRQS_LEGACY + 26)
|
|
|
+#define MX27_INT_WDOG (NR_IRQS_LEGACY + 27)
|
|
|
+#define MX27_INT_PCMCIA (NR_IRQS_LEGACY + 28)
|
|
|
+#define MX27_INT_NFC (NR_IRQS_LEGACY + 29)
|
|
|
+#define MX27_INT_ATA (NR_IRQS_LEGACY + 30)
|
|
|
+#define MX27_INT_CSI (NR_IRQS_LEGACY + 31)
|
|
|
+#define MX27_INT_DMACH0 (NR_IRQS_LEGACY + 32)
|
|
|
+#define MX27_INT_DMACH1 (NR_IRQS_LEGACY + 33)
|
|
|
+#define MX27_INT_DMACH2 (NR_IRQS_LEGACY + 34)
|
|
|
+#define MX27_INT_DMACH3 (NR_IRQS_LEGACY + 35)
|
|
|
+#define MX27_INT_DMACH4 (NR_IRQS_LEGACY + 36)
|
|
|
+#define MX27_INT_DMACH5 (NR_IRQS_LEGACY + 37)
|
|
|
+#define MX27_INT_DMACH6 (NR_IRQS_LEGACY + 38)
|
|
|
+#define MX27_INT_DMACH7 (NR_IRQS_LEGACY + 39)
|
|
|
+#define MX27_INT_DMACH8 (NR_IRQS_LEGACY + 40)
|
|
|
+#define MX27_INT_DMACH9 (NR_IRQS_LEGACY + 41)
|
|
|
+#define MX27_INT_DMACH10 (NR_IRQS_LEGACY + 42)
|
|
|
+#define MX27_INT_DMACH11 (NR_IRQS_LEGACY + 43)
|
|
|
+#define MX27_INT_DMACH12 (NR_IRQS_LEGACY + 44)
|
|
|
+#define MX27_INT_DMACH13 (NR_IRQS_LEGACY + 45)
|
|
|
+#define MX27_INT_DMACH14 (NR_IRQS_LEGACY + 46)
|
|
|
+#define MX27_INT_DMACH15 (NR_IRQS_LEGACY + 47)
|
|
|
+#define MX27_INT_UART6 (NR_IRQS_LEGACY + 48)
|
|
|
+#define MX27_INT_UART5 (NR_IRQS_LEGACY + 49)
|
|
|
+#define MX27_INT_FEC (NR_IRQS_LEGACY + 50)
|
|
|
+#define MX27_INT_EMMAPRP (NR_IRQS_LEGACY + 51)
|
|
|
+#define MX27_INT_EMMAPP (NR_IRQS_LEGACY + 52)
|
|
|
+#define MX27_INT_VPU (NR_IRQS_LEGACY + 53)
|
|
|
+#define MX27_INT_USB_HS1 (NR_IRQS_LEGACY + 54)
|
|
|
+#define MX27_INT_USB_HS2 (NR_IRQS_LEGACY + 55)
|
|
|
+#define MX27_INT_USB_OTG (NR_IRQS_LEGACY + 56)
|
|
|
+#define MX27_INT_SCC_SMN (NR_IRQS_LEGACY + 57)
|
|
|
+#define MX27_INT_SCC_SCM (NR_IRQS_LEGACY + 58)
|
|
|
+#define MX27_INT_SAHARA (NR_IRQS_LEGACY + 59)
|
|
|
+#define MX27_INT_SLCDC (NR_IRQS_LEGACY + 60)
|
|
|
+#define MX27_INT_LCDC (NR_IRQS_LEGACY + 61)
|
|
|
+#define MX27_INT_IIM (NR_IRQS_LEGACY + 62)
|
|
|
+#define MX27_INT_CCM (NR_IRQS_LEGACY + 63)
|
|
|
+
|
|
|
+/* fixed DMA request numbers */
|
|
|
+#define MX27_DMA_REQ_CSPI3_RX 1
|
|
|
+#define MX27_DMA_REQ_CSPI3_TX 2
|
|
|
+#define MX27_DMA_REQ_EXT 3
|
|
|
+#define MX27_DMA_REQ_MSHC 4
|
|
|
+#define MX27_DMA_REQ_SDHC2 6
|
|
|
+#define MX27_DMA_REQ_SDHC1 7
|
|
|
+#define MX27_DMA_REQ_SSI2_RX0 8
|
|
|
+#define MX27_DMA_REQ_SSI2_TX0 9
|
|
|
+#define MX27_DMA_REQ_SSI2_RX1 10
|
|
|
+#define MX27_DMA_REQ_SSI2_TX1 11
|
|
|
+#define MX27_DMA_REQ_SSI1_RX0 12
|
|
|
+#define MX27_DMA_REQ_SSI1_TX0 13
|
|
|
+#define MX27_DMA_REQ_SSI1_RX1 14
|
|
|
+#define MX27_DMA_REQ_SSI1_TX1 15
|
|
|
+#define MX27_DMA_REQ_CSPI2_RX 16
|
|
|
+#define MX27_DMA_REQ_CSPI2_TX 17
|
|
|
+#define MX27_DMA_REQ_CSPI1_RX 18
|
|
|
+#define MX27_DMA_REQ_CSPI1_TX 19
|
|
|
+#define MX27_DMA_REQ_UART4_RX 20
|
|
|
+#define MX27_DMA_REQ_UART4_TX 21
|
|
|
+#define MX27_DMA_REQ_UART3_RX 22
|
|
|
+#define MX27_DMA_REQ_UART3_TX 23
|
|
|
+#define MX27_DMA_REQ_UART2_RX 24
|
|
|
+#define MX27_DMA_REQ_UART2_TX 25
|
|
|
+#define MX27_DMA_REQ_UART1_RX 26
|
|
|
+#define MX27_DMA_REQ_UART1_TX 27
|
|
|
+#define MX27_DMA_REQ_ATA_TX 28
|
|
|
+#define MX27_DMA_REQ_ATA_RCV 29
|
|
|
+#define MX27_DMA_REQ_CSI_STAT 30
|
|
|
+#define MX27_DMA_REQ_CSI_RX 31
|
|
|
+#define MX27_DMA_REQ_UART5_TX 32
|
|
|
+#define MX27_DMA_REQ_UART5_RX 33
|
|
|
+#define MX27_DMA_REQ_UART6_TX 34
|
|
|
+#define MX27_DMA_REQ_UART6_RX 35
|
|
|
+#define MX27_DMA_REQ_SDHC3 36
|
|
|
+#define MX27_DMA_REQ_NFC 37
|
|
|
+
|
|
|
+#ifndef __ASSEMBLY__
|
|
|
+extern int mx27_revision(void);
|
|
|
+#endif
|
|
|
+
|
|
|
+#endif /* ifndef __MACH_MX27_H__ */
|