|
@@ -4845,3 +4845,115 @@ static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
|
|
.pa_end = 0x480571ff,
|
|
.pa_end = 0x480571ff,
|
|
.flags = ADDR_TYPE_RT
|
|
.flags = ADDR_TYPE_RT
|
|
},
|
|
},
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* l4_per -> gpio3 */
|
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
|
|
|
|
+ .master = &omap44xx_l4_per_hwmod,
|
|
|
|
+ .slave = &omap44xx_gpio3_hwmod,
|
|
|
|
+ .clk = "l4_div_ck",
|
|
|
|
+ .addr = omap44xx_gpio3_addrs,
|
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
|
|
|
|
+ {
|
|
|
|
+ .pa_start = 0x48059000,
|
|
|
|
+ .pa_end = 0x480591ff,
|
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
|
+ },
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* l4_per -> gpio4 */
|
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
|
|
|
|
+ .master = &omap44xx_l4_per_hwmod,
|
|
|
|
+ .slave = &omap44xx_gpio4_hwmod,
|
|
|
|
+ .clk = "l4_div_ck",
|
|
|
|
+ .addr = omap44xx_gpio4_addrs,
|
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
|
|
|
|
+ {
|
|
|
|
+ .pa_start = 0x4805b000,
|
|
|
|
+ .pa_end = 0x4805b1ff,
|
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
|
+ },
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* l4_per -> gpio5 */
|
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
|
|
|
|
+ .master = &omap44xx_l4_per_hwmod,
|
|
|
|
+ .slave = &omap44xx_gpio5_hwmod,
|
|
|
|
+ .clk = "l4_div_ck",
|
|
|
|
+ .addr = omap44xx_gpio5_addrs,
|
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
|
|
|
|
+ {
|
|
|
|
+ .pa_start = 0x4805d000,
|
|
|
|
+ .pa_end = 0x4805d1ff,
|
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
|
+ },
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* l4_per -> gpio6 */
|
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
|
|
|
|
+ .master = &omap44xx_l4_per_hwmod,
|
|
|
|
+ .slave = &omap44xx_gpio6_hwmod,
|
|
|
|
+ .clk = "l4_div_ck",
|
|
|
|
+ .addr = omap44xx_gpio6_addrs,
|
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
|
|
|
|
+ {
|
|
|
|
+ .pa_start = 0x50000000,
|
|
|
|
+ .pa_end = 0x500003ff,
|
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
|
+ },
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* l3_main_2 -> gpmc */
|
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
|
|
|
|
+ .master = &omap44xx_l3_main_2_hwmod,
|
|
|
|
+ .slave = &omap44xx_gpmc_hwmod,
|
|
|
|
+ .clk = "l3_div_ck",
|
|
|
|
+ .addr = omap44xx_gpmc_addrs,
|
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
|
|
|
|
+ {
|
|
|
|
+ .pa_start = 0x56000000,
|
|
|
|
+ .pa_end = 0x5600ffff,
|
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
|
+ },
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* l3_main_2 -> gpu */
|
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
|
|
|
|
+ .master = &omap44xx_l3_main_2_hwmod,
|
|
|
|
+ .slave = &omap44xx_gpu_hwmod,
|
|
|
|
+ .clk = "l3_div_ck",
|
|
|
|
+ .addr = omap44xx_gpu_addrs,
|
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
|
|
|
|
+ {
|
|
|
|
+ .pa_start = 0x480b2000,
|
|
|
|
+ .pa_end = 0x480b201f,
|
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
|
+ },
|
|
|
|
+ { }
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+/* l4_per -> hdq1w */
|