|
@@ -2426,3 +2426,87 @@
|
|
#define DMA43_BWL_COUNT 0xFFC140C0 /* DMA43 Bandwidth Limit Count */
|
|
#define DMA43_BWL_COUNT 0xFFC140C0 /* DMA43 Bandwidth Limit Count */
|
|
#define DMA43_CURR_BWL_COUNT 0xFFC140C4 /* DMA43 Bandwidth Limit Count Current */
|
|
#define DMA43_CURR_BWL_COUNT 0xFFC140C4 /* DMA43 Bandwidth Limit Count Current */
|
|
#define DMA43_BWM_COUNT 0xFFC140C8 /* DMA43 Bandwidth Monitor Count */
|
|
#define DMA43_BWM_COUNT 0xFFC140C8 /* DMA43 Bandwidth Monitor Count */
|
|
|
|
+#define DMA43_CURR_BWM_COUNT 0xFFC140CC /* DMA43 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA44
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA44_NEXT_DESC_PTR 0xFFC14100 /* DMA44 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA44_START_ADDR 0xFFC14104 /* DMA44 Start Address of Current Buffer */
|
|
|
|
+#define DMA44_CONFIG 0xFFC14108 /* DMA44 Configuration Register */
|
|
|
|
+#define DMA44_X_COUNT 0xFFC1410C /* DMA44 Inner Loop Count Start Value */
|
|
|
|
+#define DMA44_X_MODIFY 0xFFC14110 /* DMA44 Inner Loop Address Increment */
|
|
|
|
+#define DMA44_Y_COUNT 0xFFC14114 /* DMA44 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA44_Y_MODIFY 0xFFC14118 /* DMA44 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA44_CURR_DESC_PTR 0xFFC14124 /* DMA44 Current Descriptor Pointer */
|
|
|
|
+#define DMA44_PREV_DESC_PTR 0xFFC14128 /* DMA44 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA44_CURR_ADDR 0xFFC1412C /* DMA44 Current Address */
|
|
|
|
+#define DMA44_IRQ_STATUS 0xFFC14130 /* DMA44 Status Register */
|
|
|
|
+#define DMA44_CURR_X_COUNT 0xFFC14134 /* DMA44 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA44_CURR_Y_COUNT 0xFFC14138 /* DMA44 Current Row Count (2D only) */
|
|
|
|
+#define DMA44_BWL_COUNT 0xFFC14140 /* DMA44 Bandwidth Limit Count */
|
|
|
|
+#define DMA44_CURR_BWL_COUNT 0xFFC14144 /* DMA44 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA44_BWM_COUNT 0xFFC14148 /* DMA44 Bandwidth Monitor Count */
|
|
|
|
+#define DMA44_CURR_BWM_COUNT 0xFFC1414C /* DMA44 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA45
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA45_NEXT_DESC_PTR 0xFFC14180 /* DMA45 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA45_START_ADDR 0xFFC14184 /* DMA45 Start Address of Current Buffer */
|
|
|
|
+#define DMA45_CONFIG 0xFFC14188 /* DMA45 Configuration Register */
|
|
|
|
+#define DMA45_X_COUNT 0xFFC1418C /* DMA45 Inner Loop Count Start Value */
|
|
|
|
+#define DMA45_X_MODIFY 0xFFC14190 /* DMA45 Inner Loop Address Increment */
|
|
|
|
+#define DMA45_Y_COUNT 0xFFC14194 /* DMA45 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA45_Y_MODIFY 0xFFC14198 /* DMA45 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA45_CURR_DESC_PTR 0xFFC141A4 /* DMA45 Current Descriptor Pointer */
|
|
|
|
+#define DMA45_PREV_DESC_PTR 0xFFC141A8 /* DMA45 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA45_CURR_ADDR 0xFFC141AC /* DMA45 Current Address */
|
|
|
|
+#define DMA45_IRQ_STATUS 0xFFC141B0 /* DMA45 Status Register */
|
|
|
|
+#define DMA45_CURR_X_COUNT 0xFFC141B4 /* DMA45 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA45_CURR_Y_COUNT 0xFFC141B8 /* DMA45 Current Row Count (2D only) */
|
|
|
|
+#define DMA45_BWL_COUNT 0xFFC141C0 /* DMA45 Bandwidth Limit Count */
|
|
|
|
+#define DMA45_CURR_BWL_COUNT 0xFFC141C4 /* DMA45 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA45_BWM_COUNT 0xFFC141C8 /* DMA45 Bandwidth Monitor Count */
|
|
|
|
+#define DMA45_CURR_BWM_COUNT 0xFFC141CC /* DMA45 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+/* =========================
|
|
|
|
+ DMA46
|
|
|
|
+ ========================= */
|
|
|
|
+#define DMA46_NEXT_DESC_PTR 0xFFC14200 /* DMA46 Pointer to Next Initial Descriptor */
|
|
|
|
+#define DMA46_START_ADDR 0xFFC14204 /* DMA46 Start Address of Current Buffer */
|
|
|
|
+#define DMA46_CONFIG 0xFFC14208 /* DMA46 Configuration Register */
|
|
|
|
+#define DMA46_X_COUNT 0xFFC1420C /* DMA46 Inner Loop Count Start Value */
|
|
|
|
+#define DMA46_X_MODIFY 0xFFC14210 /* DMA46 Inner Loop Address Increment */
|
|
|
|
+#define DMA46_Y_COUNT 0xFFC14214 /* DMA46 Outer Loop Count Start Value (2D only) */
|
|
|
|
+#define DMA46_Y_MODIFY 0xFFC14218 /* DMA46 Outer Loop Address Increment (2D only) */
|
|
|
|
+#define DMA46_CURR_DESC_PTR 0xFFC14224 /* DMA46 Current Descriptor Pointer */
|
|
|
|
+#define DMA46_PREV_DESC_PTR 0xFFC14228 /* DMA46 Previous Initial Descriptor Pointer */
|
|
|
|
+#define DMA46_CURR_ADDR 0xFFC1422C /* DMA46 Current Address */
|
|
|
|
+#define DMA46_IRQ_STATUS 0xFFC14230 /* DMA46 Status Register */
|
|
|
|
+#define DMA46_CURR_X_COUNT 0xFFC14234 /* DMA46 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
|
+#define DMA46_CURR_Y_COUNT 0xFFC14238 /* DMA46 Current Row Count (2D only) */
|
|
|
|
+#define DMA46_BWL_COUNT 0xFFC14240 /* DMA46 Bandwidth Limit Count */
|
|
|
|
+#define DMA46_CURR_BWL_COUNT 0xFFC14244 /* DMA46 Bandwidth Limit Count Current */
|
|
|
|
+#define DMA46_BWM_COUNT 0xFFC14248 /* DMA46 Bandwidth Monitor Count */
|
|
|
|
+#define DMA46_CURR_BWM_COUNT 0xFFC1424C /* DMA46 Bandwidth Monitor Count Current */
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+/********************************************************************************
|
|
|
|
+ DMA Alias Definitions
|
|
|
|
+ ********************************************************************************/
|
|
|
|
+#define MDMA0_DEST_CRC0_NEXT_DESC_PTR (DMA22_NEXT_DESC_PTR)
|
|
|
|
+#define MDMA0_DEST_CRC0_START_ADDR (DMA22_START_ADDR)
|
|
|
|
+#define MDMA0_DEST_CRC0_CONFIG (DMA22_CONFIG)
|
|
|
|
+#define MDMA0_DEST_CRC0_X_COUNT (DMA22_X_COUNT)
|
|
|
|
+#define MDMA0_DEST_CRC0_X_MODIFY (DMA22_X_MODIFY)
|
|
|
|
+#define MDMA0_DEST_CRC0_Y_COUNT (DMA22_Y_COUNT)
|
|
|
|
+#define MDMA0_DEST_CRC0_Y_MODIFY (DMA22_Y_MODIFY)
|
|
|
|
+#define MDMA0_DEST_CRC0_CURR_DESC_PTR (DMA22_CURR_DESC_PTR)
|
|
|
|
+#define MDMA0_DEST_CRC0_PREV_DESC_PTR (DMA22_PREV_DESC_PTR)
|
|
|
|
+#define MDMA0_DEST_CRC0_CURR_ADDR (DMA22_CURR_ADDR)
|
|
|
|
+#define MDMA0_DEST_CRC0_IRQ_STATUS (DMA22_IRQ_STATUS)
|
|
|
|
+#define MDMA0_DEST_CRC0_CURR_X_COUNT (DMA22_CURR_X_COUNT)
|
|
|
|
+#define MDMA0_DEST_CRC0_CURR_Y_COUNT (DMA22_CURR_Y_COUNT)
|
|
|
|
+#define MDMA0_DEST_CRC0_BWL_COUNT (DMA22_BWL_COUNT)
|
|
|
|
+#define MDMA0_DEST_CRC0_CURR_BWL_COUNT (DMA22_CURR_BWL_COUNT)
|