|  | @@ -316,3 +316,157 @@ struct clk_hw_omap {
 | 
	
		
			
				|  |  |  	struct dpll_data	*dpll_data;
 | 
	
		
			
				|  |  |  	const char		*clkdm_name;
 | 
	
		
			
				|  |  |  	struct clockdomain	*clkdm;
 | 
	
		
			
				|  |  | +	const struct clk_hw_omap_ops	*ops;
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +struct clk_hw_omap_ops {
 | 
	
		
			
				|  |  | +	void			(*find_idlest)(struct clk_hw_omap *oclk,
 | 
	
		
			
				|  |  | +					void __iomem **idlest_reg,
 | 
	
		
			
				|  |  | +					u8 *idlest_bit, u8 *idlest_val);
 | 
	
		
			
				|  |  | +	void			(*find_companion)(struct clk_hw_omap *oclk,
 | 
	
		
			
				|  |  | +					void __iomem **other_reg,
 | 
	
		
			
				|  |  | +					u8 *other_bit);
 | 
	
		
			
				|  |  | +	void			(*allow_idle)(struct clk_hw_omap *oclk);
 | 
	
		
			
				|  |  | +	void			(*deny_idle)(struct clk_hw_omap *oclk);
 | 
	
		
			
				|  |  | +};
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +unsigned long omap_fixed_divisor_recalc(struct clk_hw *hw,
 | 
	
		
			
				|  |  | +					unsigned long parent_rate);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
 | 
	
		
			
				|  |  | +#define CORE_CLK_SRC_32K		0x0
 | 
	
		
			
				|  |  | +#define CORE_CLK_SRC_DPLL		0x1
 | 
	
		
			
				|  |  | +#define CORE_CLK_SRC_DPLL_X2		0x2
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
 | 
	
		
			
				|  |  | +#define OMAP2XXX_EN_DPLL_LPBYPASS		0x1
 | 
	
		
			
				|  |  | +#define OMAP2XXX_EN_DPLL_FRBYPASS		0x2
 | 
	
		
			
				|  |  | +#define OMAP2XXX_EN_DPLL_LOCKED			0x3
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
 | 
	
		
			
				|  |  | +#define OMAP3XXX_EN_DPLL_LPBYPASS		0x5
 | 
	
		
			
				|  |  | +#define OMAP3XXX_EN_DPLL_FRBYPASS		0x6
 | 
	
		
			
				|  |  | +#define OMAP3XXX_EN_DPLL_LOCKED			0x7
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
 | 
	
		
			
				|  |  | +#define OMAP4XXX_EN_DPLL_MNBYPASS		0x4
 | 
	
		
			
				|  |  | +#define OMAP4XXX_EN_DPLL_LPBYPASS		0x5
 | 
	
		
			
				|  |  | +#define OMAP4XXX_EN_DPLL_FRBYPASS		0x6
 | 
	
		
			
				|  |  | +#define OMAP4XXX_EN_DPLL_LOCKED			0x7
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
 | 
	
		
			
				|  |  | +#define DPLL_LOW_POWER_STOP	0x1
 | 
	
		
			
				|  |  | +#define DPLL_LOW_POWER_BYPASS	0x5
 | 
	
		
			
				|  |  | +#define DPLL_LOCKED		0x7
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* DPLL Type and DCO Selection Flags */
 | 
	
		
			
				|  |  | +#define DPLL_J_TYPE		0x1
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +long omap2_dpll_round_rate(struct clk_hw *hw, unsigned long target_rate,
 | 
	
		
			
				|  |  | +			unsigned long *parent_rate);
 | 
	
		
			
				|  |  | +unsigned long omap3_dpll_recalc(struct clk_hw *hw, unsigned long parent_rate);
 | 
	
		
			
				|  |  | +int omap3_noncore_dpll_enable(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +void omap3_noncore_dpll_disable(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +int omap3_noncore_dpll_set_rate(struct clk_hw *hw, unsigned long rate,
 | 
	
		
			
				|  |  | +				unsigned long parent_rate);
 | 
	
		
			
				|  |  | +u32 omap3_dpll_autoidle_read(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +void omap3_dpll_allow_idle(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +void omap3_dpll_deny_idle(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +unsigned long omap3_clkoutx2_recalc(struct clk_hw *hw,
 | 
	
		
			
				|  |  | +				    unsigned long parent_rate);
 | 
	
		
			
				|  |  | +int omap4_dpllmx_gatectrl_read(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +void omap4_dpllmx_allow_gatectrl(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +void omap4_dpllmx_deny_gatectrl(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +unsigned long omap4_dpll_regm4xen_recalc(struct clk_hw *hw,
 | 
	
		
			
				|  |  | +				unsigned long parent_rate);
 | 
	
		
			
				|  |  | +long omap4_dpll_regm4xen_round_rate(struct clk_hw *hw,
 | 
	
		
			
				|  |  | +				    unsigned long target_rate,
 | 
	
		
			
				|  |  | +				    unsigned long *parent_rate);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +void omap2_init_clk_clkdm(struct clk_hw *clk);
 | 
	
		
			
				|  |  | +void __init omap2_clk_disable_clkdm_control(void);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* clkt_clksel.c public functions */
 | 
	
		
			
				|  |  | +u32 omap2_clksel_round_rate_div(struct clk_hw_omap *clk,
 | 
	
		
			
				|  |  | +				unsigned long target_rate,
 | 
	
		
			
				|  |  | +				u32 *new_div);
 | 
	
		
			
				|  |  | +u8 omap2_clksel_find_parent_index(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +unsigned long omap2_clksel_recalc(struct clk_hw *hw, unsigned long parent_rate);
 | 
	
		
			
				|  |  | +long omap2_clksel_round_rate(struct clk_hw *hw, unsigned long target_rate,
 | 
	
		
			
				|  |  | +				unsigned long *parent_rate);
 | 
	
		
			
				|  |  | +int omap2_clksel_set_rate(struct clk_hw *hw, unsigned long rate,
 | 
	
		
			
				|  |  | +				unsigned long parent_rate);
 | 
	
		
			
				|  |  | +int omap2_clksel_set_parent(struct clk_hw *hw, u8 field_val);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* clkt_iclk.c public functions */
 | 
	
		
			
				|  |  | +extern void omap2_clkt_iclk_allow_idle(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +extern void omap2_clkt_iclk_deny_idle(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +u8 omap2_init_dpll_parent(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +unsigned long omap2_get_dpll_rate(struct clk_hw_omap *clk);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +int omap2_dflt_clk_enable(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +void omap2_dflt_clk_disable(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +int omap2_dflt_clk_is_enabled(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +void omap2_clk_dflt_find_companion(struct clk_hw_omap *clk,
 | 
	
		
			
				|  |  | +				   void __iomem **other_reg,
 | 
	
		
			
				|  |  | +				   u8 *other_bit);
 | 
	
		
			
				|  |  | +void omap2_clk_dflt_find_idlest(struct clk_hw_omap *clk,
 | 
	
		
			
				|  |  | +				void __iomem **idlest_reg,
 | 
	
		
			
				|  |  | +				u8 *idlest_bit, u8 *idlest_val);
 | 
	
		
			
				|  |  | +void omap2_init_clk_hw_omap_clocks(struct clk *clk);
 | 
	
		
			
				|  |  | +int omap2_clk_enable_autoidle_all(void);
 | 
	
		
			
				|  |  | +int omap2_clk_disable_autoidle_all(void);
 | 
	
		
			
				|  |  | +void omap2_clk_enable_init_clocks(const char **clk_names, u8 num_clocks);
 | 
	
		
			
				|  |  | +int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
 | 
	
		
			
				|  |  | +void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
 | 
	
		
			
				|  |  | +			       const char *core_ck_name,
 | 
	
		
			
				|  |  | +			       const char *mpu_ck_name);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +extern u16 cpu_mask;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +extern const struct clkops clkops_omap2_dflt_wait;
 | 
	
		
			
				|  |  | +extern const struct clkops clkops_dummy;
 | 
	
		
			
				|  |  | +extern const struct clkops clkops_omap2_dflt;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +extern struct clk_functions omap2_clk_functions;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +extern const struct clksel_rate gpt_32k_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate gpt_sys_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate gfx_l3_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate dsp_ick_rates[];
 | 
	
		
			
				|  |  | +extern struct clk dummy_ck;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap3_dpll;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_iclk_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap4_dpllmx;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_iclk;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap3430es2_ssi_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_ssi_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap3430es2_dss_usbhost_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_dss_usbhost_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_hsotgusb_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap3430es2_hsotgusb_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_module_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_wait;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_apll54;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_apll96;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap2xxx_dpll;
 | 
	
		
			
				|  |  | +extern const struct clk_hw_omap_ops clkhwops_omap2430_i2chs_wait;
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +/* clksel_rate blocks shared between OMAP44xx and AM33xx */
 | 
	
		
			
				|  |  | +extern const struct clksel_rate div_1_0_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate div3_1to4_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate div_1_1_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate div_1_2_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate div_1_3_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate div_1_4_rates[];
 | 
	
		
			
				|  |  | +extern const struct clksel_rate div31_1to31_rates[];
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +extern int am33xx_clk_init(void);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +extern int omap2_clkops_enable_clkdm(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +extern void omap2_clkops_disable_clkdm(struct clk_hw *hw);
 | 
	
		
			
				|  |  | +
 | 
	
		
			
				|  |  | +#endif
 |