|
@@ -200,3 +200,135 @@ enum {
|
|
|
|
|
|
GPIO_FN_SCIFA4_RXD_PORT204, /* MSEL5CR[12:11] = 01 */
|
|
|
GPIO_FN_SCIFA4_TXD_PORT203,
|
|
|
+
|
|
|
+ GPIO_FN_SCIFA4_RXD_PORT94, /* MSEL5CR[12:11] = 10 */
|
|
|
+ GPIO_FN_SCIFA4_TXD_PORT93,
|
|
|
+
|
|
|
+ GPIO_FN_SCIFA4_SCK_PORT21, /* SCIFA4_SCK Port 21/205 */
|
|
|
+ GPIO_FN_SCIFA4_SCK_PORT205,
|
|
|
+
|
|
|
+ /* SCIFA5 */
|
|
|
+ GPIO_FN_SCIFA5_TXD_PORT20, /* MSEL5CR[15:14] = 00 */
|
|
|
+ GPIO_FN_SCIFA5_RXD_PORT10,
|
|
|
+
|
|
|
+ GPIO_FN_SCIFA5_RXD_PORT207, /* MSEL5CR[15:14] = 01 */
|
|
|
+ GPIO_FN_SCIFA5_TXD_PORT208,
|
|
|
+
|
|
|
+ GPIO_FN_SCIFA5_TXD_PORT91, /* MSEL5CR[15:14] = 10 */
|
|
|
+ GPIO_FN_SCIFA5_RXD_PORT92,
|
|
|
+
|
|
|
+ GPIO_FN_SCIFA5_SCK_PORT23, /* SCIFA5_SCK Port 23/206 */
|
|
|
+ GPIO_FN_SCIFA5_SCK_PORT206,
|
|
|
+
|
|
|
+ /* SCIFA6 */
|
|
|
+ GPIO_FN_SCIFA6_SCK, GPIO_FN_SCIFA6_RXD, GPIO_FN_SCIFA6_TXD,
|
|
|
+
|
|
|
+ /* SCIFA7 */
|
|
|
+ GPIO_FN_SCIFA7_TXD, GPIO_FN_SCIFA7_RXD,
|
|
|
+
|
|
|
+ /* SCIFAB */
|
|
|
+ GPIO_FN_SCIFB_SCK_PORT190, /* MSEL5CR_17_0 */
|
|
|
+ GPIO_FN_SCIFB_RXD_PORT191,
|
|
|
+ GPIO_FN_SCIFB_TXD_PORT192,
|
|
|
+ GPIO_FN_SCIFB_RTS_PORT186,
|
|
|
+ GPIO_FN_SCIFB_CTS_PORT187,
|
|
|
+
|
|
|
+ GPIO_FN_SCIFB_SCK_PORT2, /* MSEL5CR_17_1 */
|
|
|
+ GPIO_FN_SCIFB_RXD_PORT3,
|
|
|
+ GPIO_FN_SCIFB_TXD_PORT4,
|
|
|
+ GPIO_FN_SCIFB_RTS_PORT172,
|
|
|
+ GPIO_FN_SCIFB_CTS_PORT173,
|
|
|
+
|
|
|
+ /* LCD0 */
|
|
|
+ GPIO_FN_LCDC0_SELECT,
|
|
|
+ GPIO_FN_LCD0_D0, GPIO_FN_LCD0_D1, GPIO_FN_LCD0_D2,
|
|
|
+ GPIO_FN_LCD0_D3, GPIO_FN_LCD0_D4, GPIO_FN_LCD0_D5,
|
|
|
+ GPIO_FN_LCD0_D6, GPIO_FN_LCD0_D7, GPIO_FN_LCD0_D8,
|
|
|
+ GPIO_FN_LCD0_D9, GPIO_FN_LCD0_D10, GPIO_FN_LCD0_D11,
|
|
|
+ GPIO_FN_LCD0_D12, GPIO_FN_LCD0_D13, GPIO_FN_LCD0_D14,
|
|
|
+ GPIO_FN_LCD0_D15, GPIO_FN_LCD0_D16, GPIO_FN_LCD0_D17,
|
|
|
+ GPIO_FN_LCD0_DON, GPIO_FN_LCD0_VCPWC, GPIO_FN_LCD0_VEPWC,
|
|
|
+
|
|
|
+ GPIO_FN_LCD0_DCK, GPIO_FN_LCD0_VSYN, /* for RGB */
|
|
|
+ GPIO_FN_LCD0_HSYN, GPIO_FN_LCD0_DISP, /* for RGB */
|
|
|
+
|
|
|
+ GPIO_FN_LCD0_WR, GPIO_FN_LCD0_RD, /* for SYS */
|
|
|
+ GPIO_FN_LCD0_CS, GPIO_FN_LCD0_RS, /* for SYS */
|
|
|
+
|
|
|
+ GPIO_FN_LCD0_D18_PORT163, GPIO_FN_LCD0_D19_PORT162,
|
|
|
+ GPIO_FN_LCD0_D20_PORT161, GPIO_FN_LCD0_D21_PORT158,
|
|
|
+ GPIO_FN_LCD0_D22_PORT160, GPIO_FN_LCD0_D23_PORT159,
|
|
|
+ GPIO_FN_LCD0_LCLK_PORT165, /* MSEL5CR_6_1 */
|
|
|
+
|
|
|
+ GPIO_FN_LCD0_D18_PORT40, GPIO_FN_LCD0_D19_PORT4,
|
|
|
+ GPIO_FN_LCD0_D20_PORT3, GPIO_FN_LCD0_D21_PORT2,
|
|
|
+ GPIO_FN_LCD0_D22_PORT0, GPIO_FN_LCD0_D23_PORT1,
|
|
|
+ GPIO_FN_LCD0_LCLK_PORT102, /* MSEL5CR_6_0 */
|
|
|
+
|
|
|
+ /* LCD1 */
|
|
|
+ GPIO_FN_LCDC1_SELECT,
|
|
|
+ GPIO_FN_LCD1_D0, GPIO_FN_LCD1_D1, GPIO_FN_LCD1_D2,
|
|
|
+ GPIO_FN_LCD1_D3, GPIO_FN_LCD1_D4, GPIO_FN_LCD1_D5,
|
|
|
+ GPIO_FN_LCD1_D6, GPIO_FN_LCD1_D7, GPIO_FN_LCD1_D8,
|
|
|
+ GPIO_FN_LCD1_D9, GPIO_FN_LCD1_D10, GPIO_FN_LCD1_D11,
|
|
|
+ GPIO_FN_LCD1_D12, GPIO_FN_LCD1_D13, GPIO_FN_LCD1_D14,
|
|
|
+ GPIO_FN_LCD1_D15, GPIO_FN_LCD1_D16, GPIO_FN_LCD1_D17,
|
|
|
+ GPIO_FN_LCD1_D18, GPIO_FN_LCD1_D19, GPIO_FN_LCD1_D20,
|
|
|
+ GPIO_FN_LCD1_D21, GPIO_FN_LCD1_D22, GPIO_FN_LCD1_D23,
|
|
|
+ GPIO_FN_LCD1_DON, GPIO_FN_LCD1_VCPWC,
|
|
|
+ GPIO_FN_LCD1_LCLK, GPIO_FN_LCD1_VEPWC,
|
|
|
+
|
|
|
+ GPIO_FN_LCD1_DCK, GPIO_FN_LCD1_VSYN, /* for RGB */
|
|
|
+ GPIO_FN_LCD1_HSYN, GPIO_FN_LCD1_DISP, /* for RGB */
|
|
|
+
|
|
|
+ GPIO_FN_LCD1_WR, GPIO_FN_LCD1_RD, /* for SYS */
|
|
|
+ GPIO_FN_LCD1_CS, GPIO_FN_LCD1_RS, /* for SYS */
|
|
|
+
|
|
|
+ /* RSPI */
|
|
|
+ GPIO_FN_RSPI_SSL0_A, GPIO_FN_RSPI_SSL1_A,
|
|
|
+ GPIO_FN_RSPI_SSL2_A, GPIO_FN_RSPI_SSL3_A,
|
|
|
+ GPIO_FN_RSPI_MOSI_A, GPIO_FN_RSPI_MISO_A,
|
|
|
+ GPIO_FN_RSPI_CK_A,
|
|
|
+
|
|
|
+ /* VIO CKO */
|
|
|
+ GPIO_FN_VIO_CKO1,
|
|
|
+ GPIO_FN_VIO_CKO2,
|
|
|
+ GPIO_FN_VIO_CKO_1,
|
|
|
+ GPIO_FN_VIO_CKO,
|
|
|
+
|
|
|
+ /* VIO0 */
|
|
|
+ GPIO_FN_VIO0_D0, GPIO_FN_VIO0_D1, GPIO_FN_VIO0_D2,
|
|
|
+ GPIO_FN_VIO0_D3, GPIO_FN_VIO0_D4, GPIO_FN_VIO0_D5,
|
|
|
+ GPIO_FN_VIO0_D6, GPIO_FN_VIO0_D7, GPIO_FN_VIO0_D8,
|
|
|
+ GPIO_FN_VIO0_D9, GPIO_FN_VIO0_D10, GPIO_FN_VIO0_D11,
|
|
|
+ GPIO_FN_VIO0_D12, GPIO_FN_VIO0_VD, GPIO_FN_VIO0_HD,
|
|
|
+ GPIO_FN_VIO0_CLK, GPIO_FN_VIO0_FIELD,
|
|
|
+
|
|
|
+ GPIO_FN_VIO0_D13_PORT26, /* MSEL5CR_27_0 */
|
|
|
+ GPIO_FN_VIO0_D14_PORT25,
|
|
|
+ GPIO_FN_VIO0_D15_PORT24,
|
|
|
+
|
|
|
+ GPIO_FN_VIO0_D13_PORT22, /* MSEL5CR_27_1 */
|
|
|
+ GPIO_FN_VIO0_D14_PORT95,
|
|
|
+ GPIO_FN_VIO0_D15_PORT96,
|
|
|
+
|
|
|
+ /* VIO1 */
|
|
|
+ GPIO_FN_VIO1_D0, GPIO_FN_VIO1_D1, GPIO_FN_VIO1_D2,
|
|
|
+ GPIO_FN_VIO1_D3, GPIO_FN_VIO1_D4, GPIO_FN_VIO1_D5,
|
|
|
+ GPIO_FN_VIO1_D6, GPIO_FN_VIO1_D7, GPIO_FN_VIO1_VD,
|
|
|
+ GPIO_FN_VIO1_HD, GPIO_FN_VIO1_CLK, GPIO_FN_VIO1_FIELD,
|
|
|
+
|
|
|
+ /* TPU0 */
|
|
|
+ GPIO_FN_TPU0TO0, GPIO_FN_TPU0TO1,
|
|
|
+ GPIO_FN_TPU0TO3,
|
|
|
+ GPIO_FN_TPU0TO2_PORT66, /* TPU0TO2 Port 66/202 */
|
|
|
+ GPIO_FN_TPU0TO2_PORT202,
|
|
|
+
|
|
|
+ /* SSP1 0 */
|
|
|
+ GPIO_FN_STP0_IPD0, GPIO_FN_STP0_IPD1, GPIO_FN_STP0_IPD2,
|
|
|
+ GPIO_FN_STP0_IPD3, GPIO_FN_STP0_IPD4, GPIO_FN_STP0_IPD5,
|
|
|
+ GPIO_FN_STP0_IPD6, GPIO_FN_STP0_IPD7, GPIO_FN_STP0_IPEN,
|
|
|
+ GPIO_FN_STP0_IPCLK, GPIO_FN_STP0_IPSYNC,
|
|
|
+
|
|
|
+ /* SSP1 1 */
|
|
|
+ GPIO_FN_STP1_IPD1, GPIO_FN_STP1_IPD2, GPIO_FN_STP1_IPD3,
|