|
@@ -1975,3 +1975,94 @@
|
|
|
#define DMA22_X_COUNT 0xFFC0908C /* DMA22 Inner Loop Count Start Value */
|
|
|
#define DMA22_X_MODIFY 0xFFC09090 /* DMA22 Inner Loop Address Increment */
|
|
|
#define DMA22_Y_COUNT 0xFFC09094 /* DMA22 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA22_Y_MODIFY 0xFFC09098 /* DMA22 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA22_CURR_DESC_PTR 0xFFC090A4 /* DMA22 Current Descriptor Pointer */
|
|
|
+#define DMA22_PREV_DESC_PTR 0xFFC090A8 /* DMA22 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA22_CURR_ADDR 0xFFC090AC /* DMA22 Current Address */
|
|
|
+#define DMA22_IRQ_STATUS 0xFFC090B0 /* DMA22 Status Register */
|
|
|
+#define DMA22_CURR_X_COUNT 0xFFC090B4 /* DMA22 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA22_CURR_Y_COUNT 0xFFC090B8 /* DMA22 Current Row Count (2D only) */
|
|
|
+#define DMA22_BWL_COUNT 0xFFC090C0 /* DMA22 Bandwidth Limit Count */
|
|
|
+#define DMA22_CURR_BWL_COUNT 0xFFC090C4 /* DMA22 Bandwidth Limit Count Current */
|
|
|
+#define DMA22_BWM_COUNT 0xFFC090C8 /* DMA22 Bandwidth Monitor Count */
|
|
|
+#define DMA22_CURR_BWM_COUNT 0xFFC090CC /* DMA22 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA23
|
|
|
+ ========================= */
|
|
|
+#define DMA23_NEXT_DESC_PTR 0xFFC09100 /* DMA23 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA23_START_ADDR 0xFFC09104 /* DMA23 Start Address of Current Buffer */
|
|
|
+#define DMA23_CONFIG 0xFFC09108 /* DMA23 Configuration Register */
|
|
|
+#define DMA23_X_COUNT 0xFFC0910C /* DMA23 Inner Loop Count Start Value */
|
|
|
+#define DMA23_X_MODIFY 0xFFC09110 /* DMA23 Inner Loop Address Increment */
|
|
|
+#define DMA23_Y_COUNT 0xFFC09114 /* DMA23 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA23_Y_MODIFY 0xFFC09118 /* DMA23 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA23_CURR_DESC_PTR 0xFFC09124 /* DMA23 Current Descriptor Pointer */
|
|
|
+#define DMA23_PREV_DESC_PTR 0xFFC09128 /* DMA23 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA23_CURR_ADDR 0xFFC0912C /* DMA23 Current Address */
|
|
|
+#define DMA23_IRQ_STATUS 0xFFC09130 /* DMA23 Status Register */
|
|
|
+#define DMA23_CURR_X_COUNT 0xFFC09134 /* DMA23 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA23_CURR_Y_COUNT 0xFFC09138 /* DMA23 Current Row Count (2D only) */
|
|
|
+#define DMA23_BWL_COUNT 0xFFC09140 /* DMA23 Bandwidth Limit Count */
|
|
|
+#define DMA23_CURR_BWL_COUNT 0xFFC09144 /* DMA23 Bandwidth Limit Count Current */
|
|
|
+#define DMA23_BWM_COUNT 0xFFC09148 /* DMA23 Bandwidth Monitor Count */
|
|
|
+#define DMA23_CURR_BWM_COUNT 0xFFC0914C /* DMA23 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA24
|
|
|
+ ========================= */
|
|
|
+#define DMA24_NEXT_DESC_PTR 0xFFC09180 /* DMA24 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA24_START_ADDR 0xFFC09184 /* DMA24 Start Address of Current Buffer */
|
|
|
+#define DMA24_CONFIG 0xFFC09188 /* DMA24 Configuration Register */
|
|
|
+#define DMA24_X_COUNT 0xFFC0918C /* DMA24 Inner Loop Count Start Value */
|
|
|
+#define DMA24_X_MODIFY 0xFFC09190 /* DMA24 Inner Loop Address Increment */
|
|
|
+#define DMA24_Y_COUNT 0xFFC09194 /* DMA24 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA24_Y_MODIFY 0xFFC09198 /* DMA24 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA24_CURR_DESC_PTR 0xFFC091A4 /* DMA24 Current Descriptor Pointer */
|
|
|
+#define DMA24_PREV_DESC_PTR 0xFFC091A8 /* DMA24 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA24_CURR_ADDR 0xFFC091AC /* DMA24 Current Address */
|
|
|
+#define DMA24_IRQ_STATUS 0xFFC091B0 /* DMA24 Status Register */
|
|
|
+#define DMA24_CURR_X_COUNT 0xFFC091B4 /* DMA24 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA24_CURR_Y_COUNT 0xFFC091B8 /* DMA24 Current Row Count (2D only) */
|
|
|
+#define DMA24_BWL_COUNT 0xFFC091C0 /* DMA24 Bandwidth Limit Count */
|
|
|
+#define DMA24_CURR_BWL_COUNT 0xFFC091C4 /* DMA24 Bandwidth Limit Count Current */
|
|
|
+#define DMA24_BWM_COUNT 0xFFC091C8 /* DMA24 Bandwidth Monitor Count */
|
|
|
+#define DMA24_CURR_BWM_COUNT 0xFFC091CC /* DMA24 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA25
|
|
|
+ ========================= */
|
|
|
+#define DMA25_NEXT_DESC_PTR 0xFFC09200 /* DMA25 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA25_START_ADDR 0xFFC09204 /* DMA25 Start Address of Current Buffer */
|
|
|
+#define DMA25_CONFIG 0xFFC09208 /* DMA25 Configuration Register */
|
|
|
+#define DMA25_X_COUNT 0xFFC0920C /* DMA25 Inner Loop Count Start Value */
|
|
|
+#define DMA25_X_MODIFY 0xFFC09210 /* DMA25 Inner Loop Address Increment */
|
|
|
+#define DMA25_Y_COUNT 0xFFC09214 /* DMA25 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA25_Y_MODIFY 0xFFC09218 /* DMA25 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA25_CURR_DESC_PTR 0xFFC09224 /* DMA25 Current Descriptor Pointer */
|
|
|
+#define DMA25_PREV_DESC_PTR 0xFFC09228 /* DMA25 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA25_CURR_ADDR 0xFFC0922C /* DMA25 Current Address */
|
|
|
+#define DMA25_IRQ_STATUS 0xFFC09230 /* DMA25 Status Register */
|
|
|
+#define DMA25_CURR_X_COUNT 0xFFC09234 /* DMA25 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA25_CURR_Y_COUNT 0xFFC09238 /* DMA25 Current Row Count (2D only) */
|
|
|
+#define DMA25_BWL_COUNT 0xFFC09240 /* DMA25 Bandwidth Limit Count */
|
|
|
+#define DMA25_CURR_BWL_COUNT 0xFFC09244 /* DMA25 Bandwidth Limit Count Current */
|
|
|
+#define DMA25_BWM_COUNT 0xFFC09248 /* DMA25 Bandwidth Monitor Count */
|
|
|
+#define DMA25_CURR_BWM_COUNT 0xFFC0924C /* DMA25 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA26
|
|
|
+ ========================= */
|
|
|
+#define DMA26_NEXT_DESC_PTR 0xFFC09280 /* DMA26 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA26_START_ADDR 0xFFC09284 /* DMA26 Start Address of Current Buffer */
|
|
|
+#define DMA26_CONFIG 0xFFC09288 /* DMA26 Configuration Register */
|
|
|
+#define DMA26_X_COUNT 0xFFC0928C /* DMA26 Inner Loop Count Start Value */
|
|
|
+#define DMA26_X_MODIFY 0xFFC09290 /* DMA26 Inner Loop Address Increment */
|
|
|
+#define DMA26_Y_COUNT 0xFFC09294 /* DMA26 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA26_Y_MODIFY 0xFFC09298 /* DMA26 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA26_CURR_DESC_PTR 0xFFC092A4 /* DMA26 Current Descriptor Pointer */
|
|
|
+#define DMA26_PREV_DESC_PTR 0xFFC092A8 /* DMA26 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA26_CURR_ADDR 0xFFC092AC /* DMA26 Current Address */
|
|
|
+#define DMA26_IRQ_STATUS 0xFFC092B0 /* DMA26 Status Register */
|
|
|
+#define DMA26_CURR_X_COUNT 0xFFC092B4 /* DMA26 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA26_CURR_Y_COUNT 0xFFC092B8 /* DMA26 Current Row Count (2D only) */
|