|
@@ -141,3 +141,190 @@ void __init at91_add_device_udc(struct at91_udc_data *data) {}
|
|
|
#if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
|
|
|
static u64 eth_dmamask = DMA_BIT_MASK(32);
|
|
|
static struct macb_platform_data eth_data;
|
|
|
+
|
|
|
+static struct resource eth_resources[] = {
|
|
|
+ [0] = {
|
|
|
+ .start = AT91SAM9260_BASE_EMAC,
|
|
|
+ .end = AT91SAM9260_BASE_EMAC + SZ_16K - 1,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ [1] = {
|
|
|
+ .start = NR_IRQS_LEGACY + AT91SAM9260_ID_EMAC,
|
|
|
+ .end = NR_IRQS_LEGACY + AT91SAM9260_ID_EMAC,
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device at91sam9260_eth_device = {
|
|
|
+ .name = "macb",
|
|
|
+ .id = -1,
|
|
|
+ .dev = {
|
|
|
+ .dma_mask = ð_dmamask,
|
|
|
+ .coherent_dma_mask = DMA_BIT_MASK(32),
|
|
|
+ .platform_data = ð_data,
|
|
|
+ },
|
|
|
+ .resource = eth_resources,
|
|
|
+ .num_resources = ARRAY_SIZE(eth_resources),
|
|
|
+};
|
|
|
+
|
|
|
+void __init at91_add_device_eth(struct macb_platform_data *data)
|
|
|
+{
|
|
|
+ if (!data)
|
|
|
+ return;
|
|
|
+
|
|
|
+ if (gpio_is_valid(data->phy_irq_pin)) {
|
|
|
+ at91_set_gpio_input(data->phy_irq_pin, 0);
|
|
|
+ at91_set_deglitch(data->phy_irq_pin, 1);
|
|
|
+ }
|
|
|
+
|
|
|
+ /* Pins used for MII and RMII */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA19, 0); /* ETXCK_EREFCK */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA17, 0); /* ERXDV */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA14, 0); /* ERX0 */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA15, 0); /* ERX1 */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA18, 0); /* ERXER */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA16, 0); /* ETXEN */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA12, 0); /* ETX0 */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA13, 0); /* ETX1 */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA21, 0); /* EMDIO */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA20, 0); /* EMDC */
|
|
|
+
|
|
|
+ if (!data->is_rmii) {
|
|
|
+ at91_set_B_periph(AT91_PIN_PA28, 0); /* ECRS */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA29, 0); /* ECOL */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA25, 0); /* ERX2 */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA26, 0); /* ERX3 */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA27, 0); /* ERXCK */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA23, 0); /* ETX2 */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA24, 0); /* ETX3 */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA22, 0); /* ETXER */
|
|
|
+ }
|
|
|
+
|
|
|
+ eth_data = *data;
|
|
|
+ platform_device_register(&at91sam9260_eth_device);
|
|
|
+}
|
|
|
+#else
|
|
|
+void __init at91_add_device_eth(struct macb_platform_data *data) {}
|
|
|
+#endif
|
|
|
+
|
|
|
+
|
|
|
+/* --------------------------------------------------------------------
|
|
|
+ * MMC / SD Slot for Atmel MCI Driver
|
|
|
+ * -------------------------------------------------------------------- */
|
|
|
+
|
|
|
+#if IS_ENABLED(CONFIG_MMC_ATMELMCI)
|
|
|
+static u64 mmc_dmamask = DMA_BIT_MASK(32);
|
|
|
+static struct mci_platform_data mmc_data;
|
|
|
+
|
|
|
+static struct resource mmc_resources[] = {
|
|
|
+ [0] = {
|
|
|
+ .start = AT91SAM9260_BASE_MCI,
|
|
|
+ .end = AT91SAM9260_BASE_MCI + SZ_16K - 1,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ [1] = {
|
|
|
+ .start = NR_IRQS_LEGACY + AT91SAM9260_ID_MCI,
|
|
|
+ .end = NR_IRQS_LEGACY + AT91SAM9260_ID_MCI,
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device at91sam9260_mmc_device = {
|
|
|
+ .name = "atmel_mci",
|
|
|
+ .id = -1,
|
|
|
+ .dev = {
|
|
|
+ .dma_mask = &mmc_dmamask,
|
|
|
+ .coherent_dma_mask = DMA_BIT_MASK(32),
|
|
|
+ .platform_data = &mmc_data,
|
|
|
+ },
|
|
|
+ .resource = mmc_resources,
|
|
|
+ .num_resources = ARRAY_SIZE(mmc_resources),
|
|
|
+};
|
|
|
+
|
|
|
+void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
|
|
|
+{
|
|
|
+ unsigned int i;
|
|
|
+ unsigned int slot_count = 0;
|
|
|
+
|
|
|
+ if (!data)
|
|
|
+ return;
|
|
|
+
|
|
|
+ for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
|
|
|
+ if (data->slot[i].bus_width) {
|
|
|
+ /* input/irq */
|
|
|
+ if (gpio_is_valid(data->slot[i].detect_pin)) {
|
|
|
+ at91_set_gpio_input(data->slot[i].detect_pin, 1);
|
|
|
+ at91_set_deglitch(data->slot[i].detect_pin, 1);
|
|
|
+ }
|
|
|
+ if (gpio_is_valid(data->slot[i].wp_pin))
|
|
|
+ at91_set_gpio_input(data->slot[i].wp_pin, 1);
|
|
|
+
|
|
|
+ switch (i) {
|
|
|
+ case 0:
|
|
|
+ /* CMD */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA7, 1);
|
|
|
+ /* DAT0, maybe DAT1..DAT3 */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA6, 1);
|
|
|
+ if (data->slot[i].bus_width == 4) {
|
|
|
+ at91_set_A_periph(AT91_PIN_PA9, 1);
|
|
|
+ at91_set_A_periph(AT91_PIN_PA10, 1);
|
|
|
+ at91_set_A_periph(AT91_PIN_PA11, 1);
|
|
|
+ }
|
|
|
+ slot_count++;
|
|
|
+ break;
|
|
|
+ case 1:
|
|
|
+ /* CMD */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA1, 1);
|
|
|
+ /* DAT0, maybe DAT1..DAT3 */
|
|
|
+ at91_set_B_periph(AT91_PIN_PA0, 1);
|
|
|
+ if (data->slot[i].bus_width == 4) {
|
|
|
+ at91_set_B_periph(AT91_PIN_PA5, 1);
|
|
|
+ at91_set_B_periph(AT91_PIN_PA4, 1);
|
|
|
+ at91_set_B_periph(AT91_PIN_PA3, 1);
|
|
|
+ }
|
|
|
+ slot_count++;
|
|
|
+ break;
|
|
|
+ default:
|
|
|
+ printk(KERN_ERR
|
|
|
+ "AT91: SD/MMC slot %d not available\n", i);
|
|
|
+ break;
|
|
|
+ }
|
|
|
+ }
|
|
|
+ }
|
|
|
+
|
|
|
+ if (slot_count) {
|
|
|
+ /* CLK */
|
|
|
+ at91_set_A_periph(AT91_PIN_PA8, 0);
|
|
|
+
|
|
|
+ mmc_data = *data;
|
|
|
+ platform_device_register(&at91sam9260_mmc_device);
|
|
|
+ }
|
|
|
+}
|
|
|
+#else
|
|
|
+void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
|
|
|
+#endif
|
|
|
+
|
|
|
+
|
|
|
+/* --------------------------------------------------------------------
|
|
|
+ * NAND / SmartMedia
|
|
|
+ * -------------------------------------------------------------------- */
|
|
|
+
|
|
|
+#if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
|
|
|
+static struct atmel_nand_data nand_data;
|
|
|
+
|
|
|
+#define NAND_BASE AT91_CHIPSELECT_3
|
|
|
+
|
|
|
+static struct resource nand_resources[] = {
|
|
|
+ [0] = {
|
|
|
+ .start = NAND_BASE,
|
|
|
+ .end = NAND_BASE + SZ_256M - 1,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ [1] = {
|
|
|
+ .start = AT91SAM9260_BASE_ECC,
|
|
|
+ .end = AT91SAM9260_BASE_ECC + SZ_512 - 1,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ }
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device at91sam9260_nand_device = {
|