|
@@ -653,3 +653,120 @@
|
|
|
#define OMAP4_SDMMC2_DR0_LB_MASK (1 << 12)
|
|
|
#define OMAP4_SDMMC3_DR0_LB_SHIFT 11
|
|
|
#define OMAP4_SDMMC3_DR0_LB_MASK (1 << 11)
|
|
|
+#define OMAP4_SDMMC4_DR0_LB_SHIFT 10
|
|
|
+#define OMAP4_SDMMC4_DR0_LB_MASK (1 << 10)
|
|
|
+#define OMAP4_SDMMC4_DR1_LB_SHIFT 9
|
|
|
+#define OMAP4_SDMMC4_DR1_LB_MASK (1 << 9)
|
|
|
+#define OMAP4_SPI3_DR0_LB_SHIFT 8
|
|
|
+#define OMAP4_SPI3_DR0_LB_MASK (1 << 8)
|
|
|
+#define OMAP4_SPI3_DR1_LB_SHIFT 7
|
|
|
+#define OMAP4_SPI3_DR1_LB_MASK (1 << 7)
|
|
|
+#define OMAP4_UART3_DR2_LB_SHIFT 6
|
|
|
+#define OMAP4_UART3_DR2_LB_MASK (1 << 6)
|
|
|
+#define OMAP4_UART3_DR3_LB_SHIFT 5
|
|
|
+#define OMAP4_UART3_DR3_LB_MASK (1 << 5)
|
|
|
+#define OMAP4_UART3_DR4_LB_SHIFT 4
|
|
|
+#define OMAP4_UART3_DR4_LB_MASK (1 << 4)
|
|
|
+#define OMAP4_UART3_DR5_LB_SHIFT 3
|
|
|
+#define OMAP4_UART3_DR5_LB_MASK (1 << 3)
|
|
|
+#define OMAP4_USBA0_DR1_LB_SHIFT 2
|
|
|
+#define OMAP4_USBA0_DR1_LB_MASK (1 << 2)
|
|
|
+#define OMAP4_USBA_DR2_LB_SHIFT 1
|
|
|
+#define OMAP4_USBA_DR2_LB_MASK (1 << 1)
|
|
|
+
|
|
|
+/* CONTROL_SMART2IO_PADCONF_1 */
|
|
|
+#define OMAP4_USBB1_DR0_LB_SHIFT 31
|
|
|
+#define OMAP4_USBB1_DR0_LB_MASK (1 << 31)
|
|
|
+#define OMAP4_USBB2_DR0_LB_SHIFT 30
|
|
|
+#define OMAP4_USBB2_DR0_LB_MASK (1 << 30)
|
|
|
+#define OMAP4_USBA0_DR0_LB_SHIFT 29
|
|
|
+#define OMAP4_USBA0_DR0_LB_MASK (1 << 29)
|
|
|
+
|
|
|
+/* CONTROL_SMART3IO_PADCONF_0 */
|
|
|
+#define OMAP4_DMIC_DR0_MB_SHIFT 30
|
|
|
+#define OMAP4_DMIC_DR0_MB_MASK (0x3 << 30)
|
|
|
+#define OMAP4_GPIO_DR3_MB_SHIFT 28
|
|
|
+#define OMAP4_GPIO_DR3_MB_MASK (0x3 << 28)
|
|
|
+#define OMAP4_GPIO_DR4_MB_SHIFT 26
|
|
|
+#define OMAP4_GPIO_DR4_MB_MASK (0x3 << 26)
|
|
|
+#define OMAP4_GPIO_DR5_MB_SHIFT 24
|
|
|
+#define OMAP4_GPIO_DR5_MB_MASK (0x3 << 24)
|
|
|
+#define OMAP4_GPIO_DR6_MB_SHIFT 22
|
|
|
+#define OMAP4_GPIO_DR6_MB_MASK (0x3 << 22)
|
|
|
+#define OMAP4_HSI_DR1_MB_SHIFT 20
|
|
|
+#define OMAP4_HSI_DR1_MB_MASK (0x3 << 20)
|
|
|
+#define OMAP4_HSI_DR2_MB_SHIFT 18
|
|
|
+#define OMAP4_HSI_DR2_MB_MASK (0x3 << 18)
|
|
|
+#define OMAP4_HSI_DR3_MB_SHIFT 16
|
|
|
+#define OMAP4_HSI_DR3_MB_MASK (0x3 << 16)
|
|
|
+#define OMAP4_MCBSP2_DR0_MB_SHIFT 14
|
|
|
+#define OMAP4_MCBSP2_DR0_MB_MASK (0x3 << 14)
|
|
|
+#define OMAP4_MCSPI4_DR0_MB_SHIFT 12
|
|
|
+#define OMAP4_MCSPI4_DR0_MB_MASK (0x3 << 12)
|
|
|
+#define OMAP4_MCSPI4_DR1_MB_SHIFT 10
|
|
|
+#define OMAP4_MCSPI4_DR1_MB_MASK (0x3 << 10)
|
|
|
+#define OMAP4_SDMMC3_DR0_MB_SHIFT 8
|
|
|
+#define OMAP4_SDMMC3_DR0_MB_MASK (0x3 << 8)
|
|
|
+#define OMAP4_SPI2_DR0_MB_SHIFT 0
|
|
|
+#define OMAP4_SPI2_DR0_MB_MASK (0x3 << 0)
|
|
|
+
|
|
|
+/* CONTROL_SMART3IO_PADCONF_1 */
|
|
|
+#define OMAP4_SPI2_DR1_MB_SHIFT 30
|
|
|
+#define OMAP4_SPI2_DR1_MB_MASK (0x3 << 30)
|
|
|
+#define OMAP4_SPI2_DR2_MB_SHIFT 28
|
|
|
+#define OMAP4_SPI2_DR2_MB_MASK (0x3 << 28)
|
|
|
+#define OMAP4_UART2_DR0_MB_SHIFT 26
|
|
|
+#define OMAP4_UART2_DR0_MB_MASK (0x3 << 26)
|
|
|
+#define OMAP4_UART2_DR1_MB_SHIFT 24
|
|
|
+#define OMAP4_UART2_DR1_MB_MASK (0x3 << 24)
|
|
|
+#define OMAP4_UART4_DR0_MB_SHIFT 22
|
|
|
+#define OMAP4_UART4_DR0_MB_MASK (0x3 << 22)
|
|
|
+#define OMAP4_HSI_DR0_MB_SHIFT 20
|
|
|
+#define OMAP4_HSI_DR0_MB_MASK (0x3 << 20)
|
|
|
+
|
|
|
+/* CONTROL_SMART3IO_PADCONF_2 */
|
|
|
+#define OMAP4_DMIC_DR0_LB_SHIFT 31
|
|
|
+#define OMAP4_DMIC_DR0_LB_MASK (1 << 31)
|
|
|
+#define OMAP4_GPIO_DR3_LB_SHIFT 30
|
|
|
+#define OMAP4_GPIO_DR3_LB_MASK (1 << 30)
|
|
|
+#define OMAP4_GPIO_DR4_LB_SHIFT 29
|
|
|
+#define OMAP4_GPIO_DR4_LB_MASK (1 << 29)
|
|
|
+#define OMAP4_GPIO_DR5_LB_SHIFT 28
|
|
|
+#define OMAP4_GPIO_DR5_LB_MASK (1 << 28)
|
|
|
+#define OMAP4_GPIO_DR6_LB_SHIFT 27
|
|
|
+#define OMAP4_GPIO_DR6_LB_MASK (1 << 27)
|
|
|
+#define OMAP4_HSI_DR1_LB_SHIFT 26
|
|
|
+#define OMAP4_HSI_DR1_LB_MASK (1 << 26)
|
|
|
+#define OMAP4_HSI_DR2_LB_SHIFT 25
|
|
|
+#define OMAP4_HSI_DR2_LB_MASK (1 << 25)
|
|
|
+#define OMAP4_HSI_DR3_LB_SHIFT 24
|
|
|
+#define OMAP4_HSI_DR3_LB_MASK (1 << 24)
|
|
|
+#define OMAP4_MCBSP2_DR0_LB_SHIFT 23
|
|
|
+#define OMAP4_MCBSP2_DR0_LB_MASK (1 << 23)
|
|
|
+#define OMAP4_MCSPI4_DR0_LB_SHIFT 22
|
|
|
+#define OMAP4_MCSPI4_DR0_LB_MASK (1 << 22)
|
|
|
+#define OMAP4_MCSPI4_DR1_LB_SHIFT 21
|
|
|
+#define OMAP4_MCSPI4_DR1_LB_MASK (1 << 21)
|
|
|
+#define OMAP4_SLIMBUS2_DR0_LB_SHIFT 18
|
|
|
+#define OMAP4_SLIMBUS2_DR0_LB_MASK (1 << 18)
|
|
|
+#define OMAP4_SPI2_DR0_LB_SHIFT 16
|
|
|
+#define OMAP4_SPI2_DR0_LB_MASK (1 << 16)
|
|
|
+#define OMAP4_SPI2_DR1_LB_SHIFT 15
|
|
|
+#define OMAP4_SPI2_DR1_LB_MASK (1 << 15)
|
|
|
+#define OMAP4_SPI2_DR2_LB_SHIFT 14
|
|
|
+#define OMAP4_SPI2_DR2_LB_MASK (1 << 14)
|
|
|
+#define OMAP4_UART2_DR0_LB_SHIFT 13
|
|
|
+#define OMAP4_UART2_DR0_LB_MASK (1 << 13)
|
|
|
+#define OMAP4_UART2_DR1_LB_SHIFT 12
|
|
|
+#define OMAP4_UART2_DR1_LB_MASK (1 << 12)
|
|
|
+#define OMAP4_UART4_DR0_LB_SHIFT 11
|
|
|
+#define OMAP4_UART4_DR0_LB_MASK (1 << 11)
|
|
|
+#define OMAP4_HSI_DR0_LB_SHIFT 10
|
|
|
+#define OMAP4_HSI_DR0_LB_MASK (1 << 10)
|
|
|
+
|
|
|
+/* CONTROL_USBB_HSIC */
|
|
|
+#define OMAP4_USBB2_DR1_SR_SHIFT 30
|
|
|
+#define OMAP4_USBB2_DR1_SR_MASK (0x3 << 30)
|
|
|
+#define OMAP4_USBB2_DR1_I_SHIFT 27
|
|
|
+#define OMAP4_USBB2_DR1_I_MASK (0x7 << 27)
|
|
|
+#define OMAP4_USBB1_DR1_SR_SHIFT 25
|